LFXP2-40E-5FN672I Lattice, LFXP2-40E-5FN672I Datasheet - Page 24

no-image

LFXP2-40E-5FN672I

Manufacturer Part Number
LFXP2-40E-5FN672I
Description
IC DSP 40KLUTS 540I/O 672FPBGA
Manufacturer
Lattice
Datasheet

Specifications of LFXP2-40E-5FN672I

Number Of Logic Elements/cells
*
Number Of Labs/clbs
*
Total Ram Bits
906240
Number Of I /o
540
Number Of Gates
-
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
*
Operating Temperature
-40°C ~ 100°C
Package / Case
*
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
220-1131

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LFXP2-40E-5FN672I
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Lattice Semiconductor
MAC sysDSP Element
In this case, the two operands, A and B, are multiplied and the result is added with the previous accumulated value.
This accumulated value is available at the output. The user can enable the input and pipeline registers but the out-
put register is always enabled. The output register is used to store the accumulated value. The Accumulators in the
DSP blocks in LatticeXP2 family can be initialized dynamically. A registered overflow signal is also available. The
overflow conditions are provided later in this document. Figure 2-21 shows the MAC sysDSP element.
Figure 2-21. MAC sysDSP
Multiplicand
Multiplier
Signed A
Signed B
Addn
Accumsload
Serial Register B in
n
Input Data
Register B
n
n
SROB
n
Register
Register
Register
Register
Input
Input
Input
Input
m
Input Data
Register A
m
n
SROA
Serial Register A in
m
Register
Register
Register
Register
Pipeline
Pipeline
Pipeline
Pipeline
m
n
2-21
To Accumulator
To Accumulator
To Accumulator
To Accumulator
Multiplier
Register
Pipeline
x
(default)
m+n
Accumulator
CLK (CLK0,CLK1,CLK2,CLK3)
RST(RST0,RST1,RST2,RST3)
CE (CE0,CE1,CE2,CE3)
LatticeXP2 Family Data Sheet
m+n+16
(default)
Preload
(default)
m+n+16
Architecture
Output
Overflow
signal

Related parts for LFXP2-40E-5FN672I