ICS98ULPA877AHLF IDT, Integrated Device Technology Inc, ICS98ULPA877AHLF Datasheet

IC CLK DVR 1.8V LP WIDE 52-BGA

ICS98ULPA877AHLF

Manufacturer Part Number
ICS98ULPA877AHLF
Description
IC CLK DVR 1.8V LP WIDE 52-BGA
Manufacturer
IDT, Integrated Device Technology Inc
Type
Driver, PLLr
Datasheet

Specifications of ICS98ULPA877AHLF

Input
Clock
Output
SSTL-18
Frequency - Max
410MHz
Voltage - Supply
1.7 V ~ 1.9 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
52-BGA
Frequency-max
410MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
800-1238
98ULPA877AHLF

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ICS98ULPA877AHLF
Manufacturer:
Maxim
Quantity:
126
Part Number:
ICS98ULPA877AHLF
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
ICS98ULPA877AHLFT
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Recommended Application:
Product Description/Features:
Switching Characteristics:
Block Diagram
10K - 100K
1177F—12/10/09
NOTE:
1. The Logic Detect (LD) powers down the device
when a logic LOW is applied to both CLK_INT and
CLK_INC.
FBIN_INC
FBIN_INT
CLK_INC
CLK_INT
DDR2 Memory Modules / Zero Delay Board Fan Out
Provides complete DDR2 DIMM logic solution
Low skew, low jitter PLL clock driver
1 to 10 differential clock distribution (SSTL_18)
Feedback pins for input to output synchronization
Spread Spectrum tolerant inputs
Auto PD when input signal is at a certain logic state
Period jitter: 40ps (DDR2-400/533)
Half-period jitter: 60ps (DDR2-400/533)
OUTPUT - OUTPUT skew: 40ps (DDR2-400/533)
CYCLE - CYCLE jitter 40ps
AV
OE
OS
DD
1.8V Low-Power Wide-Range Frequency Clock Driver
30ps (DDR2-667/800)
Integrated
Circuit
Systems, Inc.
50ps (DDR2-667/800)
POWER
DOWN
LOGIC
MODE
TEST
PLL
AND
LD
LD, OS, or OE
LD or OE
PLL BYPASS
30ps (DDR2-667/800)
(1)
FBOUTT
FBOUTC
CLKT0
CLKC0
CLKT1
CLKC1
CLKT2
CLKC2
CLKT3
CLKC3
CLKT4
CLKC4
CLKT5
CLKC5
CLKT6
CLKC6
CLKT7
CLKC7
CLKT8
CLKC8
CLKT9
CLKC9
Pin Configuration
C
D
G
H
A
B
E
F
J
K
CLK_INC
CLK_INT
CLKC2
CLKT2
AGND
CLK_INT
CLK_INC
AV
V
V
V
GND
CLKC1
CLKC2
CLKC3
CLKT1
CLKT2
CLKT3
AGND
AVDD
DDQ
DDQ
DDQ
DD
1
1
2
3
4
5
6
7
8
9
10
CLKC4
CLKT0
VDDQ
VDDQ
VDDQ
VDDQ
GND
GND
GND
GND
2
A
B
C
D
E
F
G
H
J
K
40-Pin MLF
1
52-Ball BGA
CLKC0
CLKT4
VDDQ
VDDQ
ICS98ULPA877A
GND
GND
NB
NB
NB
NB
3
2
Top View
3
CLKC5
CLKT9
VDDQ
VDDQ
4
GND
GND
NB
NB
NB
NB
4
5
6
CLKC9
CLKT5
VDDQ
VDDQ
GND
GND
GND
GND
OS
OE
5
30
28
27
26
25
24
23
29
22
21
FB_OUTC
FB_OUTT
CLKC7
CLKT7
V
FB_INT
FB_INC
FBOUTC
FBOUTT
V
OE
OS
FB_INT
FB_INC
CLKT6
CLKC6
CLKC7
CLKT7
CLKT8
CLKC8
DDQ
DDQ
6

Related parts for ICS98ULPA877AHLF

ICS98ULPA877AHLF Summary of contents

Page 1

Integrated Circuit Systems, Inc. 1.8V Low-Power Wide-Range Frequency Clock Driver Recommended Application: • DDR2 Memory Modules / Zero Delay Board Fan Out • Provides complete DDR2 DIMM logic solution Product Description/Features: • Low skew, low jitter PLL clock driver • ...

Page 2

ICS98ULPA877A Pin Descriptions ...

Page 3

ICS98ULPA877A is available in Commercial Temperature Range (0°C to 70°C) and Industrial Temperature Range (-40°C to +85°C). See Ordering Information for details Function Table ...

Page 4

ICS98ULPA877A Absolute Maximum Ratings Supply Voltage (VDDQ & AVDD -0.5V to 2.5V Logic Inputs . . . . . . . . . . . . . . . . . ...

Page 5

Recommended Operating Condition (see note1) Commercial 0°C - 70°C; Industrial -40°C - +85°C; Supply Voltage AVDDQ, VDDQ = 1.8 V +/- 0.1V (unless otherwise stated) PARAMETER SYMBOL Supply Voltage V DDQ Low level input voltage V ...

Page 6

ICS98ULPA877A Timing Requirements Commercial 0°C - 70°C; Industrial -40°C - +85°C; Supply Voltage AVDDQ, VDDQ = 1.8 V +/- 0.1V (unless otherwise stated) PARAMETER SYMBOL Max clock frequency Application Frequency Range Input clock duty cycle CLK ...

Page 7

Switching Characteristics Commercial 0°C - 70°C; Industrial -40°C - +85°C; Supply Voltage AVDDQ, VDDQ = 1.8 V +/- 0.1V (unless otherwise stated) PARAMETER SYMBOL Output enable time Output disable time t Period jitter t Half-period ...

Page 8

ICS98ULPA877A ICS98ULPA877A 2.97" 2.97" Yx, FB_OUTC Yx, FB_OUTT 1177F—12/10/09 Parameter Measurement Information V DD ICS98ULPA877A V (CLK) V GND Figure 1: IBIS Model Output ...

Page 9

CLK_INC CLK_INT CLK_INC CLK_INT Yx# Yx Yx, FB_OUTC Yx, FB_OUTT Yx, FB_OUTC Yx, FB_OUTT Yx, FB_OUTC Yx, FB_OUTT 1177F—12/10/09 Parameter Measurement Information Figure 4: Static Phase Offset t ...

Page 10

ICS98ULPA877A Yx, FB_OUTC Yx, FB_OUTT 20% Clock Inputs and outputs 1177F—12/10/09 Parameter Measurement Information t JIT(HPER_n JIT(HPER) JIT(HPER_n) 2xfo Figure 7: Half-Period Jitter 80% t SLR Figure 8: Input and Output Slew Rates ...

Page 11

CLK# CLK FBIN# FBIN SSC OFF SSC ON t( )dyn Figure 10: Time Delay Between OE and Clock Output (Y, Y#) 1177F—12/10/ )dyn Figure 9: Dynamic Phase Offset 50% V DDQ ...

Page 12

ICS98ULPA877A VIA 1 CARD V DDQ GND VIA CARD *Place the 2200pF capacitors close to the PLL. *Use wide traces for PLL Analog power and GND. Connect PLL and caps to AGND trace and connect trace to one GND via ...

Page 13

A1 D TOP VIEW E ALL DIMENSIONS IN MILLIMETERS Min/Max 7.00 Bsc 4.50 Bsc 0.86/1.00 0.65 Bsc Note: Ball grid total indicates maximum ball count for package. Lesser quantity may be used. * Source Ref.: JEDEC ...

Page 14

ICS98ULPA877A Index Area Top View D THERMALLY ENHANCED, VERY THIN, FINE PITCH BASIC D2 MIN. / MAX. E2 MIN. / MAX. L MIN. / MAX. Source Reference: MLF2™ ...

Related keywords