AD73311AR-REEL Analog Devices Inc, AD73311AR-REEL Datasheet - Page 34

IC ANALOG FRONT END 20-SOIC T/R

AD73311AR-REEL

Manufacturer Part Number
AD73311AR-REEL
Description
IC ANALOG FRONT END 20-SOIC T/R
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD73311AR-REEL

Rohs Status
RoHS non-compliant
Number Of Bits
16
Number Of Channels
2
Power (watts)
50mW
Voltage - Supply, Analog
3V
Voltage - Supply, Digital
3V
Package / Case
20-SOIC (7.5mm Width)

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD73311AR-REEL
Manufacturer:
AD
Quantity:
4 960
AD73311
APPENDIX E
DAC Timing Control Example
The AD73311’s DAC is loaded from the DAC register contents
just before the ADC register contents are loaded to the serial
register (SDOFS going high). This default DAC load position
can be advanced in time to occur earlier with respect to the
SDOFS going high. Figure 37 shows an example of the ADC
unload and DAC load sequence. At time t
to indicate that a new ADC word is ready. Following the SDOFS
pulse, 16 bits of ADC data are clocked out on SDO in the sub-
sequent 16 SCLK cycles finishing at time t
SPORT will have received the 16-bit word. The DSP may
FROM DAC REGISTER
DAC REGISTER
DAC LOAD
UPDATE
SDOFS
SDIFS
SCLK
SDO
SDI
SE
t
1
1
2
the SDOFS is raised
where the DSP’s
ADC WORD
t
2
process this information and generate a DAC word to be sent to
the AD73311. Time t
sending the DAC word to the AD73311. This sequence ends at
time t
in the AD73311’s serial register. However, the DAC will not be
updated from the DAC register until time t
acceptable in certain applications. In order to reduce this delay
and load the DAC at time t
programmed with a suitable setting corresponding to the
required time advance (refer to Table VIII for details of DAC
Timing Control settings).
t
3
4
where the DAC register will be updated from the 16 bits
DAC WORD
t
4
t
6
3
marks the beginning of the sequence of
6
, the DAC advance register can be
t
5
5
which may not be

Related parts for AD73311AR-REEL