MAX11203EEE+T Maxim Integrated Products, MAX11203EEE+T Datasheet - Page 4

no-image

MAX11203EEE+T

Manufacturer Part Number
MAX11203EEE+T
Description
IC ADC 16BIT SPI/SRL 16QSOP
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of MAX11203EEE+T

Number Of Bits
16
Sampling Rate (per Second)
10
Data Interface
MICROWIRE™, QSPI™, Serial, SPI™
Number Of Converters
1
Power Dissipation (max)
667mW
Voltage Supply Source
Analog and Digital
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
16-SSOP (0.150", 3.90mm Width)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
16-Bit, Single-Channel, Ultra-Low-Power, Delta-
Sigma ADCs with Programmable Gain and GPIO
ELECTRICAL CHARACTERISTICS (continued)
(V
unless otherwise noted. Typical values are at T
Note 2: These specifications are not fully tested and are guaranteed by design and/or characterization.
Note 3: V
Note 4: ppmFSR is parts per million of full scale.
Note 5: Positive full-scale error includes zero-scale errors (unipolar offset error or bipolar zero error) and applies to both unipolar
Note 6: For data rates (1, 2.5, 5, 10, 15)sps and (0.83, 2.08, 4.17, 8.33, 12.5)sps.
Note 7: Normal-mode rejection of power line frequencies of 60Hz/50Hz apply only for single-cycle data rates at 15sps/10sps and
4
POWER REQUIREMENTS
Analog Supply
Digital Supply
Total Operating Current
AVDD Sleep Current
AVDD Operating Current
DVDD Sleep Current
DVDD Operating Current
SPI TIMING CHARACTERISTICS
SCLK Frequency
SCLK Clock Period
SCLK Pulse-Width High
SCLK Pulse-Width Low
CS Low to 1st SCLK Rise Setup
CS High to 17th SCLK Setup
CS High After 16th SCLK
Falling Edge Hold
CS Pulse-Width High
DIN to SCLK Setup
DIN Hold After SCLK
RDY/DOUT Transition Valid After
SCLK Fall
RDY/DOUT Remains Valid After
SCLK Fall
RDY/DOUT Valid Before SCLK Rise
CS Rise to RDY/DOUT Disable
CS Fall to RDY/DOUT Valid
DATA Fetch
AVDD
______________________________________________________________________________________
= +3.6V, V
and bipolar input ranges.
lower or continuous data rate of 60sps/50sps.
AINP
PARAMETER
= V
AINN
DVDD
.
= +1.7V, V
REFP
SYMBOL
V
V
f
t
t
t
t
t
t
t
t
t
SCLK
CSH1
DVDD
CSS0
CSS1
AVDD
CSW
DOH
DOD
t
t
DOT
DOL
DOE
t
t
t
t
CH
DH
CP
CL
DS
DF
- V
REFN
A
AVDD + DVDD
Buffers disabled
Buffers enabled
60% duty cycle at 5MHz
Output transition time, data changes on fall-
ing edge of SCLK
Output hold time allows for negative edge
data read
t
C
Default value of RDY is 1 for minimum spec-
ification; maximum specification for valid 0
on RDY/DOUT
Maximum time after RDY asserts to read
DATA register; t
conversion
= +25NC under normal conditions, unless otherwise noted.)
DOL
LOAD
= V
= t
AVDD
= 20pF
CL
; internal clock, single-cycle mode (SCYCLE = 1), T
- t
DOT
CONDITIONS
CNV
is the time for one
Buffers disabled
Buffers enabled
MIN
200
2.7
1.7
80
80
40
40
40
40
40
3
0
3
0
0
TYP
0.15
0.25
235
255
185
205
50
A
60 x t
t
= T
MAX
CNV
300
235
3.6
3.6
65
40
25
40
2
2
5
MIN
CP
-
to T
UNITS
MHz
FA
FA
FA
FA
FA
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
MAX
V
V
,

Related parts for MAX11203EEE+T