XC3S1200E-4FGG400C Xilinx Inc, XC3S1200E-4FGG400C Datasheet - Page 139

IC SPARTAN-3E FPGA 1200K 400FBGA

XC3S1200E-4FGG400C

Manufacturer Part Number
XC3S1200E-4FGG400C
Description
IC SPARTAN-3E FPGA 1200K 400FBGA
Manufacturer
Xilinx Inc
Series
Spartan™-3Er
Datasheet

Specifications of XC3S1200E-4FGG400C

Total Ram Bits
516096
Number Of Logic Elements/cells
19512
Number Of Labs/clbs
2168
Number Of I /o
304
Number Of Gates
1200000
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
400-BGA
No. Of Logic Blocks
19512
No. Of Gates
1200000
No. Of Macrocells
19512
No. Of Speed Grades
4
No. Of I/o's
304
Clock Management
DLL
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
122-1480

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC3S1200E-4FGG400C
Manufacturer:
XILINX
Quantity:
184
Part Number:
XC3S1200E-4FGG400C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC3S1200E-4FGG400C
Manufacturer:
XILINX
0
Part Number:
XC3S1200E-4FGG400C
Manufacturer:
XILINX
Quantity:
300
Part Number:
XC3S1200E-4FGG400C
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Part Number:
XC3S1200E-4FGG400C
Quantity:
8
Part Number:
XC3S1200E-4FGG400C.
Manufacturer:
XILINX
0
Part Number:
XC3S1200E-4FGG400C/I
Manufacturer:
XILINX
0
Part Number:
XC3S1200E-4FGG400CS1
Manufacturer:
XILINX
0
Table 99: CLB Distributed RAM Switching Characteristics
Table 100: CLB Shift Register Switching Characteristics
DS312-3 (v3.8) August 26, 2009
Product Specification
Clock-to-Output Times
Setup Times
Hold Times
Clock Pulse Width
Clock-to-Output Times
Setup Times
Hold Times
Clock Pulse Width
T
T
WPH
WPH
T
Symbol
Symbol
T
T
T
AH,
T
SHCKO
SRLDS
SRLDH
T
T
T
T
REG
WS
AS
DH
DS
, T
, T
T
WH
WPL
WPL
R
Time from the active edge at the CLK input to data
appearing on the distributed RAM output
Setup time of data at the BX or BY input before the active
transition at the CLK input of the distributed RAM
Setup time of the F/G address inputs before the active
transition at the CLK input of the distributed RAM
Setup time of the write enable input before the active
transition at the CLK input of the distributed RAM
Hold time of the BX, BY data inputs after the active
transition at the CLK input of the distributed RAM
Hold time of the F/G address inputs or the write enable
input after the active transition at the CLK input of the
distributed RAM
Minimum High or Low pulse width at CLK input
Time from the active edge at the CLK input to data
appearing on the shift register output
Setup time of data at the BX or BY input before the active
transition at the CLK input of the shift register
Hold time of the BX or BY data input after the active
transition at the CLK input of the shift register
Minimum High or Low pulse width at CLK input
Description
Description
www.xilinx.com
0.40
0.46
0.34
0.13
0.88
0.41
0.14
0.88
Min
Min
0
-
-
-5
-5
DC and Switching Characteristics
Max
2.05
Max
3.62
-
-
-
-
-
-
-
-
-
0.46
0.52
0.40
0.15
1.01
0.46
0.16
1.01
Min
Min
0
-
-
-4
-4
Max
2.35
Max
4.16
-
-
-
-
-
-
-
-
-
Units
Units
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
139

Related parts for XC3S1200E-4FGG400C