XC5VLX110-1FFG1760C Xilinx Inc, XC5VLX110-1FFG1760C Datasheet - Page 34

IC FPGA VIRTEX-5 110K 1760FBGA

XC5VLX110-1FFG1760C

Manufacturer Part Number
XC5VLX110-1FFG1760C
Description
IC FPGA VIRTEX-5 110K 1760FBGA
Manufacturer
Xilinx Inc
Series
Virtex™-5 LXr

Specifications of XC5VLX110-1FFG1760C

Number Of Logic Elements/cells
110592
Number Of Labs/clbs
8640
Total Ram Bits
4718592
Number Of I /o
800
Voltage - Supply
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1760-BBGA, FCBGA
For Use With
HW-V5-ML523-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-AFX-FF1760-500-G - BOARD DEV VIRTEX 5 FF1760
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5VLX110-1FFG1760C
Manufacturer:
XilinxInc
Quantity:
3 000
Part Number:
XC5VLX110-1FFG1760C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC5VLX110-1FFG1760CES
Manufacturer:
Xilinx Inc
Quantity:
10 000
Chapter 1: Clock Resources
34
X-Ref Target - Figure 1-9
In
BUFGMUX_1 is rising edge sensitive and held at High prior to input switch.
illustrates the timing diagram for BUFGMUX_1. A LOC constraint is available for
BUFGMUX and BUFGMUX_1.
X-Ref Target - Figure 1-10
In
Figure
Figure
The current clock is I0.
S is activated High.
If I0 is currently High, the multiplexer waits for I0 to deassert Low.
Once I0 is Low, the multiplexer output stays Low until I1 transitions High to Low.
When I1 transitions from High to Low, the output switches to I1.
If Setup/Hold are met, no glitches or short pulses can appear on the output.
The current clock is I0.
S is activated High.
If I0 is currently Low, the multiplexer waits for I0 to be asserted High.
Once I0 is High, the multiplexer output stays High until I1 transitions Low to High.
When I1 transitions from Low to High, the output switches to I1.
If Setup/Hold are met, no glitches or short pulses can appear on the output.
I 0
I1
O
S
1-9:
1-10:
Figure 1-10: BUFGMUX_1 Timing Diagram
I0
Figure 1-9: BUFGMUX Timing Diagram
I1
S
O
T
www.xilinx.com
BCCKO_O
switching using I1
T
BCCKO_O
begin
T
BCCCK_CE
T
BCCCK_CE
T
BCCKO_O
ug190_1_10_032306
ug190_1_09_032306
Virtex-5 FPGA User Guide
UG190 (v5.3) May 17, 2010
Figure 1-10

Related parts for XC5VLX110-1FFG1760C