XC4003-6PC84C Xilinx Inc, XC4003-6PC84C Datasheet - Page 28

no-image

XC4003-6PC84C

Manufacturer Part Number
XC4003-6PC84C
Description
IC LOGIC CL ARRAY 3000GAT 84 PLC
Manufacturer
Xilinx Inc
Series
XC4000r
Datasheet

Specifications of XC4003-6PC84C

Number Of Logic Elements/cells
238
Number Of Labs/clbs
100
Total Ram Bits
3200
Number Of I /o
61
Number Of Gates
3000
Voltage - Supply
4.75 V ~ 5.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
84-LCC (J-Lead)
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
122-1066

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC4003-6PC84C
Manufacturer:
XILINX
Quantity:
1 238
Part Number:
XC4003-6PC84C
Manufacturer:
XILINX
0
Part Number:
XC4003-6PC84CPP
Manufacturer:
XILINX
0
XC4000, XC4000A, XC4000H Logic Cell Array Families
Slave Serial Mode
In Slave Serial mode, an external signal drives the CCLK
input(s) of the LCA device(s). The serial configuration
bitstream must be available at the DIN input of the lead
LCA device a short set-up time before each rising CCLK
edge. The lead LCA device then presents the preamble
data (and all data that overflows the lead device) on its
DOUT pin.
There is an internal delay of 0.5 CCLK periods, which
means that DOUT changes on the falling CCLK edge, and
the next LCA device in the daisy-chain accepts data on the
subsequent rising CCLK edge.
How to Delay Configuration After Power-Up
There are two methods to delay configuration after power-
up: Put a logic Low on the PROGRAM input, or pull the
bidirectional INIT pin Low, using an open-collector (open-
drain) driver. (See also Figure 20 on page 2-27.)
RESET
COMPUTER
PORT
MICRO
I/O
STRB
D0
D1
D2
D3
D4
D5
D6
D7
+5 V
+5 V
INIT
DONE
CCLK
DIN
PROGRAM
M0
XC4000
M1
I/O PINS
OTHER
2-34
M2
DOUT
HDC
LDC
A Low on the PROGRAM input is the more radical ap-
proach, and is recommended when the power-supply rise
time is excessive or poorly defined. As long as PROGRAM
is Low, the XC4000 device keeps clearing its configuration
memory. When PROGRAM goes High, the configuration
memory is cleared one more time, followed by the begin-
ning of configuration, provided the INIT input is not exter-
nally held Low. Note that a Low on the PROGRAM input
automatically forces a Low on the INIT output.
Using an open-collector or open-drain driver to hold INIT
Low before the beginning of configuration, causes the LCA
device to wait after having completed the configuration
memory clear operation. When INIT is no longer held Low
externally, the device determines its configuration mode
by capturing its status inputs, and is ready to start the
configuration process. A master device waits an additional
max 250 s to make sure that all slaves in the potential
daisy-chain have seen INIT being High.
TO CCLK OF OPTIONAL
DAISY-CHAINED LCA DEVICES WITH
DIFFERENT CONFIGURATIONS
TO DIN OF OPTIONAL
DAISY-CHAINED LCA DEVICES
WITH DIFFERENT CONFIGURATIONS
TO DIN OF OPTIONAL
SLAVE LCA DEVICES WITH
IDENTICAL CONFIGURATION
TO CCLK OF OPTIONAL
SLAVE LCA DEVICES WITH
IDENTICAL CONFIGURATION
X3393

Related parts for XC4003-6PC84C