DS2143 Maxim Integrated Products, DS2143 Datasheet - Page 28

IC CONTROLLER E1 5V LP 40-DIP

DS2143

Manufacturer Part Number
DS2143
Description
IC CONTROLLER E1 5V LP 40-DIP
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of DS2143

Controller Type
E1 Controller
Interface
Parallel/Serial
Voltage - Supply
4.5 V ~ 5.5 V
Current - Supply
10mA
Operating Temperature
0°C ~ 70°C
Mounting Type
Through Hole
Package / Case
40-DIP (0.600", 15.24mm)
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DS2143
Manufacturer:
DALLAS
Quantity:
6
Part Number:
DS2143
Manufacturer:
ST
Quantity:
6 220
Part Number:
DS2143AQ
Manufacturer:
DALLAS
Quantity:
12 388
Part Number:
DS2143Q
Manufacturer:
DALLAS
Quantity:
5 510
Part Number:
DS2143Q
Manufacturer:
Dallas
Quantity:
138
Part Number:
DS2143Q
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS2143Q
Manufacturer:
DALLAS
Quantity:
20 000
Company:
Part Number:
DS2143Q
Quantity:
75
Part Number:
DS2143Q+
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS2143Q/T&R
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS2143QN
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS2143QN+
Manufacturer:
Maxim Integrated
Quantity:
10 000
11.0 ADDITIONAL (Sa) AND INTERNATIONAL (Si) BIT OPERATION
The DS2143 provides for access to both the Additional (Sa) and International (Si) bits. On the receive
side, the RAF and RNAF registers will always report the data as it received in the Additional and
International bit locations. The RAF and RNAF registers are updated with the setting of the Receive
Align Frame bit in Status Register 2 (SR2.6). The host can use the SR2.6 bit to know when to read the
RAF and RNAF registers. It has 250 s to retrieve the data before it is lost.
On the transmit side, data is sampled from the TAF and TNAF registers with the setting of the Transmit
Align Frame bit in Status Register 2 (SR2.3). The host can use the SR2.3 bit to know when to update the
TAF and TNAF registers. It has 250 s to update the data or else the old data will be retransmitted. Data
in the Si bit position will be overwritten if either the DS2143 is programmed: (1) to source the Si bits
from the TSER pin, (2) in the CRC4 mode, or (3) have automatic E-bit insertion enabled. Data in the Sa
bit position will be overwritten if any of the TCR2.3 to TCR2.7 bits is set to 1. Please see the register
descriptions for TCR1 and TCR2 and the Transmit Data Flow diagram in Section 13 for more details.
RAF: RECEIVE ALIGN FRAME REGISTER (Address=2F Hex)
(MSB)
Si
SYMBOL
Si
0
0
1
1
0
1
1
0
POSITION
RAF.7
RAF.6
RAF.5
RAF.4
RAF.3
RAF.2
RAF.1
RAF.0
0
NAME AND DESCRIPTION
International Bit.
Frame Alignment Signal Bit.
Frame Alignment Signal Bit.
Frame Alignment Signal Bit.
Frame Alignment Signal Bit.
Frame Alignment Signal Bit.
Frame Alignment Signal Bit.
Frame Alignment Signal Bit.
1
28 of 44
1
0
1
DS2143/DS2143Q
(LSB)
1

Related parts for DS2143