PIC12F629-I/SN Microchip Technology Inc., PIC12F629-I/SN Datasheet - Page 48

no-image

PIC12F629-I/SN

Manufacturer Part Number
PIC12F629-I/SN
Description
8 PIN, 1.75 KB FLASH, 64 RAM, 6 I/O
Manufacturer
Microchip Technology Inc.
Datasheet

Specifications of PIC12F629-I/SN

Comparators
1
Cpu Speed
5 MIPS
Eeprom Memory
128 Bytes
Input Output
5
Memory Type
Flash
Number Of Bits
8
Package Type
8-pin SOIC-N
Programmable Memory
1.75K Bytes
Ram Size
64 Bytes
Speed
20 MHz
Timers
1-8-bit, 1-16-bit
Voltage, Range
2-5.5 V
Lead Free Status / Rohs Status
RoHS Compliant part Electrostatic Device

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC12F629-I/SN
Manufacturer:
MICROCHIP
Quantity:
12 000
Part Number:
PIC12F629-I/SN
Manufacturer:
MICROCHI
Quantity:
1 000
Part Number:
PIC12F629-I/SN
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
PIC12F629-I/SN
0
Company:
Part Number:
PIC12F629-I/SN
Quantity:
3
PIC12F629/675
7.3
The A/D converter module can operate during SLEEP.
This requires the A/D clock source to be set to the
internal RC oscillator. When the RC clock source is
selected, the A/D waits one instruction before starting
the conversion. This allows the SLEEP instruction to be
executed, thus eliminating much of the switching noise
from the conversion. When the conversion is complete,
the GO/DONE bit is cleared, and the result is loaded
into the ADRESH:ADRESL registers. If the A/D
interrupt is enabled, the device awakens from SLEEP.
If the A/D interrupt is not enabled, the A/D module is
turned off, although the ADON bit remains set.
TABLE 7-2:
DS41190C-page 46
05h
0Bh, 8Bh INTCON
0Ch
1Eh
1Fh
85h
8Ch
9Eh
9Fh
Legend:
Address
A/D Operation During SLEEP
x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used for A/D converter module.
GPIO
PIR1
ADRESH Most Significant 8 bits of the Left Shifted A/D result or 2 bits of the Right Shifted Result
ADCON0
TRISIO
PIE1
ADRESL
ANSEL
Name
SUMMARY OF A/D REGISTERS
Least Significant 2 bits of the Left Shifted A/D Result or 8 bits of the Right Shifted Result
ADFM
Bit 7
EEIF
EEIE
GIE
ADCS2
VCFG
PEIE
ADIF
ADIE
Bit 6
TRISIO5
ADCS1
GPIO5
Bit 5
T0IE
TRISIO4
ADCS0
GPIO4
INTE
Bit 4
TRISIO3
GPIO3
CHS1
ANS3
CMIF
CMIE
GPIE
Bit 3
When the A/D clock source is something other than
RC, a SLEEP instruction causes the present conversion
to be aborted, and the A/D module is turned off. The
ADON bit remains set.
7.4
A device RESET forces all registers to their RESET
state. Thus the A/D module is turned off and any
pending conversion is aborted. The ADRESH:ADRESL
registers are unchanged.
TRISIO2 TRISIO1 TRISIO0
GPIO2
CHS0
ANS2
Bit 2
T0IF
Effects of RESET
GPIO1
ANS1
Bit 1
INTF
GO
TMR1IF
TMR1IE
GPIO0
ADON
ANS0
 2003 Microchip Technology Inc.
GPIF
Bit 0
--xx xxxx --uu uuuu
0000 0000 0000 000u
00-- 0--0 00-- 0--0
xxxx xxxx uuuu uuuu
00-- 0000 00-- 0000
--11 1111 --11 1111
00-- 0--0 00-- 0--0
xxxx xxxx uuuu uuuu
-000 1111 -000 1111
Value on:
POR,
BOD
Value on
RESETS
all other

Related parts for PIC12F629-I/SN