LCMXO640C-3MN100I Lattice, LCMXO640C-3MN100I Datasheet - Page 3

no-image

LCMXO640C-3MN100I

Manufacturer Part Number
LCMXO640C-3MN100I
Description
IC PLD 640LUTS 74I/O 100-BGA
Manufacturer
Lattice
Series
MachXOr
Datasheet

Specifications of LCMXO640C-3MN100I

Programmable Type
In System Programmable
Delay Time Tpd(1) Max
4.9ns
Voltage Supply - Internal
1.71 V ~ 3.465 V
Number Of Logic Elements/blocks
-
Number Of Macrocells
320
Number Of Gates
-
Number Of I /o
74
Operating Temperature
-40°C ~ 100°C
Mounting Type
*
Package / Case
*
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LCMXO640C-3MN100I
Manufacturer:
Lattice
Quantity:
360
Part Number:
LCMXO640C-3MN100I
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Part Number:
LCMXO640C-3MN100I
0
Introduction
Lattice Semiconductor
MachXO Family Data Sheet
The devices use look-up tables (LUTs) and embedded block memories traditionally associated with FPGAs for flex-
ible and efficient logic implementation. Through non-volatile technology, the devices provide the single-chip, high-
security, instant-on capabilities traditionally associated with CPLDs. Finally, advanced process technology and
careful design will provide the high pin-to-pin performance also associated with CPLDs.
®
The ispLEVER
design tools from Lattice allow complex designs to be efficiently implemented using the MachXO
family of devices. Popular logic synthesis tools provide synthesis library support for MachXO. The ispLEVER tools
use the synthesis tool output along with the constraints from its floor planning tools to place and route the design in
the MachXO device. The ispLEVER tool extracts the timing from the routing and back-annotates it into the design
for timing verification.
1-2

Related parts for LCMXO640C-3MN100I