LH28F008SCT-T9 Sharp Electronics, LH28F008SCT-T9 Datasheet - Page 12

no-image

LH28F008SCT-T9

Manufacturer Part Number
LH28F008SCT-T9
Description
Manufacturer
Sharp Electronics
Datasheet

Specifications of LH28F008SCT-T9

Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LH28F008SCT-T9
Manufacturer:
SHARP
Quantity:
2 000
3.5 Read Identifier Codes Operation
The read identifier codes operation outputs the
manufacturer
configuration codes for each block, and the master
lock configuration code (see Figure 4). Using the
manufacturer and device codes, the system CPU can
automatically match the device with its proper
algorithms.
configuration codes identify locked and unlocked
blocks and master lock-bit setting.
FFFFF
1FFFF
0FFFF
Figure 4. Device Identifier Code Memory Map
F0004
F0003
F0002
F0000
10004
10003
10002
10000
00004
00003
00002
00000
F0001
10001
00001
Block 15 Lock Configuration Code
The
Master Lock Configuration Code
Block 0 Lock Configuration Code
Block 1 Lock Configuration Code
code,
Future Implementation
Future Implementation
Future Implementation
Future Implementation
block
Future Implementation
(Blocks 2 through 14)
Manufacturer Code
device
Device Code
Reserved for
Reserved for
Reserved for
Reserved for
Reserved for
lock
code,
and
master
block
Block 15
Block 1
Block 0
lock
lock
LHF08CT9
3.6 Write
Writing commands to the CUI enable reading of
device data and identifier codes. They also control
inspection and clearing of the status register. When
V
erasure, byte write, and lock-bit configuration.
The Block Erase command requires appropriate
command data and an address within the block to be
erased. The Byte Write command requires the
command and address of the location to be written.
Set Master and Block Lock-Bit commands require the
command and address within the device (Master
Lock) or block within the device (Block Lock) to be
locked. The Clear Block Lock-Bits command requires
the command and address within the device.
The CUI does not occupy an addressable memory
location. It is written when WE# and CE# are active.
The address and data needed to execute a command
are latched on the rising edge of WE# or CE#
(whichever goes high first). Standard microprocessor
write timings are used. Figures 16 and 17 illustrate
WE# and CE#-controlled write operations.
4 COMMAND DEFINITIONS
When the V
from the status register, identifier codes, or blocks
are enabled. Placing V
successful block erase, byte write and lock-bit
configuration operations.
Device operations are selected by writing specific
commands into the CUI. Table 4 defines these
commands.
PP
=V
PPH1/2/3
PP
, the CUI additionally controls block
voltage ≤ V
PPH1/2/3
PPLK
, Read operations
on V
PP
Rev. 1.3
enables
9

Related parts for LH28F008SCT-T9