ICS87016AY IDT, Integrated Device Technology Inc, ICS87016AY Datasheet - Page 10

ICS87016AY

Manufacturer Part Number
ICS87016AY
Description
Manufacturer
IDT, Integrated Device Technology Inc
Type
Clock Dividerr
Datasheet

Specifications of ICS87016AY

Number Of Clock Inputs
2
Output Frequency
250MHz
Output Logic Level
LVCMOS/LVTTL
Operating Supply Voltage (min)
3.135V
Operating Supply Voltage (typ)
3.3V
Operating Supply Voltage (max)
3.465V
Package Type
TQFP
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
48
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ICS87016AYILF
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
ICS87016AYILFT
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
ICS87016AYLF
Manufacturer:
TI
Quantity:
89
Part Number:
ICS87016AYLF
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
ICS87016AYLFT
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
W
87016AY
Figure 1 shows how the differential input can be wired to accept
single ended levels. The reference voltage V_REF = V
generated by the bias resistors R1, R2 and C1. This bias circuit
should be located as close as possible to the input pin. The ratio
R
I
CLK I
For applications not requiring the use of a clock input, it can
be left floating. Though not required, but for additional
protection, a 1kΩ resistor can be tied from the CLK input to
ground.
CLK/nCLK I
For applications not requiring the use of the differential input,
both CLK and nCLK can be left floating. Though not required,
but for additional protection, a 1kΩ resistor can be tied from
CLK to ground.
LVCMOS C
All control pins have internal pull-ups or pull-downs; additional
resistance is not required but can be added for additional
protection. A 1kΩ resistor can be used.
NPUTS
ECOMMENDATIONS FOR
IRING THE
NPUT
:
:
ONTROL
NPUT
D
IFFERENTIAL
:
P
INS
:
U
NUSED
I
F
NPUT TO
IGURE
Single Ended Clock Input
I
1. S
NPUT AND
A
A
CLK_IN
PPLICATION
CCEPT
INGLE
0.1uF
C1
O
E
C1
0.1u
S
NDED
UTPUT
V_REF
INGLE
DD
www.idt.com
/2 is
S
IGNAL
P
R1
1K
V_REF
R2
1K
E
10
INS
I
NDED
NFORMATION
of R1 and R2 might need to be adjusted to position the V_REF in
the center of the input voltage swing. For example, if the input
clock swing is only 2.5V and V
and R2/R1 = 0.609.
O
LVCMOS O
All unused LVCMOS output can be left floating. We
recommend that there is no trace attached.
D
1K
V
R1
1K
R2
UTPUTS
RIVING
CC
VDD
+
-
L
LVCMOS/LVTTL C
EVELS
CLK
nCLK
D
:
IFFERENTIAL
UTPUT
:
I
NPUT
DD
= 3.3V, V_REF should be 1.25V
L
OW
LOCK
S
ICS87016
KEW
G
REV. A JULY 29, 2010
, 1-
ENERATOR
TO
-16

Related parts for ICS87016AY