GAL16V8D-10LP Lattice, GAL16V8D-10LP Datasheet - Page 9

no-image

GAL16V8D-10LP

Manufacturer Part Number
GAL16V8D-10LP
Description
SPLD - Simple Programmable Logic Devices 5V 16 I/O
Manufacturer
Lattice
Datasheet

Specifications of GAL16V8D-10LP

Logic Family
GAL
Number Of Macrocells
8
Maximum Operating Frequency
83.3 MHz
Number Of Programmable I/os
8
Delay Time
10 ns
Operating Supply Voltage
5 V
Supply Current
115 mA
Maximum Operating Temperature
+ 75 C
Minimum Operating Temperature
0 C
Package / Case
PDIP-20
Mounting Style
Through Hole
Number Of Product Terms Per Macro
8
Supply Voltage (max)
5.25 V
Supply Voltage (min)
4.75 V
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
GAL16V8D-10LP
Quantity:
6 223
Part Number:
GAL16V8D-10LP
Manufacturer:
LATTICE
Quantity:
45 217
Part Number:
GAL16V8D-10LP
Manufacturer:
LATTICE
Quantity:
1 000
Part Number:
GAL16V8D-10LP
Manufacturer:
LATTICE
Quantity:
1 000
Part Number:
GAL16V8D-10LP
Manufacturer:
LATTICE
Quantity:
20 000
Company:
Part Number:
GAL16V8D-10LP
Quantity:
140
Part Number:
GAL16V8D-10LPN
Manufacturer:
SIEMENS
Quantity:
6 700
Part Number:
GAL16V8D-10LPN
Manufacturer:
LAT
Quantity:
6 000
In the Complex mode, macrocells are configured as output only or
I/O functions.
Architecture configurations available in this mode are similar to the
common 16L8 and 16P8 devices with programmable polarity in
each macrocell.
Up to six I/O's are possible in this mode. Dedicated inputs or
outputs can be implemented as subsets of the I/O function. The
two outer most macrocells (pins 12 & 19) do not have input capa-
Note: The development software configures all of the architecture control bits and checks for proper pin usage automatically.
Complex Mode
XOR
XOR
7
bility. Designs requiring eight I/O's can be implemented in the
Registered mode.
All macrocells have seven product terms per output. One product
term is used for programmable output enable control. Pins 1 and
11 are always available as data inputs into the AND array.
The JEDEC fuse numbers including the UES fuses and PTD fuses
are shown on the logic diagram on the following page.
Combinatorial I/O Configuration for Complex Mode
Combinatorial Output Configuration for Complex Mode
- SYN=1.
- AC0=1.
- XOR=0 defines Active Low Output.
- XOR=1 defines Active High Output.
- AC1=1.
- Pin 13 through Pin 18 are configured to this function.
- SYN=1.
- AC0=1.
- XOR=0 defines Active Low Output.
- XOR=1 defines Active High Output.
- AC1=1.
- Pin 12 and Pin 19 are configured to this function.
Specifications GAL16V8

Related parts for GAL16V8D-10LP