CS493253-CL Cirrus Logic Inc, CS493253-CL Datasheet - Page 77

no-image

CS493253-CL

Manufacturer Part Number
CS493253-CL
Description
Multi Standard Audio Decoder 44-Pin PLCC
Manufacturer
Cirrus Logic Inc
Datasheet

Specifications of CS493253-CL

Package
44PLCC
Operating Temperature
0 to 70 °C

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS493253-CL
Manufacturer:
CRYSTAL
Quantity:
134
Part Number:
CS493253-CL
Manufacturer:
CS
Quantity:
110
Part Number:
CS493253-CL
Manufacturer:
CS
Quantity:
20 000
Company:
Part Number:
CS493253-CL
Quantity:
402
Part Number:
CS493253-CL-EP
Manufacturer:
CRYSTRL
Quantity:
20 000
Part Number:
CS493253-CLEP
Manufacturer:
CRYSTAL
Quantity:
8
Part Number:
CS493253-CLR
Manufacturer:
PANASINIC
Quantity:
184
Part Number:
CS493253-CLR
Manufacturer:
CARTYS
Quantity:
2 585
Part Number:
CS493253-CLR
Manufacturer:
CS
Quantity:
1 500
Part Number:
CS493253-CLR
Manufacturer:
CARTYS
Quantity:
20 000
Part Number:
CS493253-CLZ
Manufacturer:
CRYSTAL
Quantity:
13 888
Part Number:
CS493253-CLZR
Manufacturer:
CirrusLogic
Quantity:
478
DS339PP4
22
24
3
32
34
B Value
Table 23. Output Data Format Configuration
Multichannel (2 channel)
20-bit Left Justified
(SCLK must be at least 128Fs
for this mode)
(Configuration of AUDATA3 as S/PDIF
(IEC60958) or Digital Audio in the
format of I
covered in AN162 and AN163)
Multichannel (4 channel)
20-bit Left Justified
(SCLK must be at least 128Fs
for this mode)
(Configuration of AUDATA3 as S/PDIF
(IEC60958) or Digital Audio in the
format of I
covered in AN162 and AN163)
Multichannel (6 channel)
24-bit Left Justified
(SCLK must be at least 256Fs
for this mode)
(Configuration of AUDATA3 as S/PDIF
(IEC60958) or Digital Audio in the
format of I
covered in AN162 and AN163)
Multichannel (2 channel)
24-bit Left Justified
(SCLK must be at least 128Fs
for this mode)
(Configuration of AUDATA3 as S/PDIF
(IEC60958) or Digital Audio in the
format of I
covered in AN162 and AN163)
Multichannel (4 channel)
24-bit Left Justified
(SCLK must be at least 128Fs
for this mode)
(Configuration of AUDATA3 as S/PDIF
(IEC60958) or Digital Audio in the
format of I
covered in AN162 and AN163)
AUDATA0, 1, 2 (or AUDATA0
for Multichannel Modes)
(Parameter B) (Continued)
DAO Data Format Of
2
2
2
2
2
S or Left Justified is
S or Left Justified is
S or Left Justified is
S or Left Justified is
S or Left Justified is
0x80027F
0xFC7FFF
0x80017F
0x018000
0x80027C
0xF01F00
0x80017C
0x001300
0x80027F
0xFC7FFF
0x80017F
0x010000
0x80027C
0xF01F00
0x80017C
0x001300
0x80027F
0xFC7FFF
0x80027C
0xF01F00
0x80027D
0xF01F00
0x80027E
0xF01F00
0x80027F
0xFC7FFF
0x80027C
0xF01F00
0x80017F
0x018000
0x80027F
0xFC7FFF
0x80017F
0x010000
0x80027C
0xF01F00
Message
Hex
0
(default)
1
2
3
0
(default)
1
2
0
(default)
1
E Value
C Value
D Value
Table 26. Output SCLK Polarity Configuration
Table 24. Output MCLK Configuration
Table 25. Output SCLK Configuration
Data Valid on Rising Edge
(clocked out on falling)
Data Valid on Falling Edge
(clocked out on rising)
256Fs
512Fs
128Fs
384Fs
(SCLK must be 64Fs in this
mode and MCLK must be an
input)
64Fs
128Fs
256Fs
MCLK Frequency
SCLK Frequency
SCLK Polarity
CS49300 Family DSP
(Parameter C)
(Parameter D)
(Parameter E)
0x80027F
0xF7FFFF
0x80017F
0x080000
0x80027F
0xFFE7FF
0x80027F
0xFFE7FF
0x80017F
0x001000
0x80027F
0xFFE7FF
0x80017F
0x001800
0x80027F
0xFFE7FF
0x80017F
0x000800
Message
Message
0x80027F
0xFFF8FF
0x80017F
0x000100
0x80027F
0xFFF8FF
0x80017F
0x000200
0x80027F
0xFFF8FF
0x80017F
0x000300
Message
Hex
Hex
Hex
77

Related parts for CS493253-CL