ATxmega64B3 Atmel Corporation, ATxmega64B3 Datasheet - Page 198

no-image

ATxmega64B3

Manufacturer Part Number
ATxmega64B3
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of ATxmega64B3

Flash (kbytes)
64 Kbytes
Pin Count
64
Max. Operating Frequency
32 MHz
Cpu
8-bit AVR
# Of Touch Channels
16
Hardware Qtouch Acquisition
No
Max I/o Pins
36
Ext Interrupts
36
Usb Transceiver
1
Usb Speed
Full Speed
Usb Interface
Device
Spi
2
Twi (i2c)
1
Uart
1
Segment Lcd
100
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
8
Adc Resolution (bits)
12
Adc Speed (ksps)
2000
Analog Comparators
2
Resistive Touch Screen
No
Temp. Sensor
Yes
Crypto Engine
AES/DES
Sram (kbytes)
4
Eeprom (bytes)
2048
Self Program Memory
YES
Dram Memory
No
Nand Interface
No
Picopower
Yes
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.6 to 3.6
Operating Voltage (vcc)
1.6 to 3.6
Fpu
No
Mpu / Mmu
no / no
Timers
2
Output Compare Channels
6
Input Capture Channels
6
Pwm Channels
6
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATxmega64B3-AU
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATxmega64B3-AUR
Manufacturer:
Atmel
Quantity:
10 000
15.7.8
15.7.9
15.7.10
15.7.11
8291A–AVR–10/11
DTHS – Dead-time High Side register
DTLSBUF – Dead-time Low Side Buffer register
DTHSBUF – Dead-time High Side Buffer register
OUTOVEN – Output Override Enable register
• Bit 7:0 – DTLS: Dead-time Low Side
This register holds the number of peripheral clock cycles for the dead-time low side.
• Bit 7:0 – DTHS: Dead-time High Side
This register holds the number of peripheral clock cycles for the dead-time high side.
• Bit 7:0 – DTLSBUF: Dead-time Low Side Buffer
This register is the buffer for the DTLS register. If double buffering is used, valid content in this
register is copied to the DTLS register on an UPDATE condition.
• Bit 7:0 – DTHSBUF: Dead-time High Side Buffer
This register is the buffer for the DTHS register. If double buffering is used, valid content in this
register is copied to the DTHS register on an UPDATE condition.
Note:
Bit
+0x0A
Read/Write
Initial Value
Bit
+0x0B
Read/Write
Initial Value
Bit
+0x09
Read/Write
Initial Value
Bit
+0x0C
Read/Write
Initial Value
1. Can be written only if the fault detect flag (FDF) is zero.
R/W
R/W
R/W
R/W
7
0
7
0
7
0
7
0
(1)
R/W
R/W
R/W
R/W
6
0
6
0
6
0
6
0
(1)
R/W
R/W
R/W
R/W
5
0
5
0
5
0
5
0
(1)
R/W
R/W
R/W
R/W
4
0
4
0
4
0
4
0
DTLSBUF[7:0]
DTHSBUF[7:0]
OUTOVEN[7:0]
(1)
DTHS[7:0]
R/W
R/W
R/W
R/W
3
0
3
0
3
0
3
0
(1)
Atmel AVR XMEGA B
R/W
R/W
R/W
R/W
2
0
2
0
2
0
2
0
(1)
R/W
R/W
R/W
R/W
1
0
1
0
1
0
1
0
(1)
R/W
R/W
R/W
R/W
0
0
0
0
0
0
0
0
(1)
DTHSBUF
DTLSBUF
OUTOVEN
DTHS
198

Related parts for ATxmega64B3