ATxmega64B3 Atmel Corporation, ATxmega64B3 Datasheet - Page 370

no-image

ATxmega64B3

Manufacturer Part Number
ATxmega64B3
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of ATxmega64B3

Flash (kbytes)
64 Kbytes
Pin Count
64
Max. Operating Frequency
32 MHz
Cpu
8-bit AVR
# Of Touch Channels
16
Hardware Qtouch Acquisition
No
Max I/o Pins
36
Ext Interrupts
36
Usb Transceiver
1
Usb Speed
Full Speed
Usb Interface
Device
Spi
2
Twi (i2c)
1
Uart
1
Segment Lcd
100
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
8
Adc Resolution (bits)
12
Adc Speed (ksps)
2000
Analog Comparators
2
Resistive Touch Screen
No
Temp. Sensor
Yes
Crypto Engine
AES/DES
Sram (kbytes)
4
Eeprom (bytes)
2048
Self Program Memory
YES
Dram Memory
No
Nand Interface
No
Picopower
Yes
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.6 to 3.6
Operating Voltage (vcc)
1.6 to 3.6
Fpu
No
Mpu / Mmu
no / no
Timers
2
Output Compare Channels
6
Input Capture Channels
6
Pwm Channels
6
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATxmega64B3-AU
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATxmega64B3-AUR
Manufacturer:
Atmel
Quantity:
10 000
28.3.4
28.3.5
8291A–AVR–10/11
Serial Transmission and Reception
Serial Transmission
Three different characters are used, DATA, BREAK, and IDLE. The BREAK character is equal
to a 12-bit length of low level. The IDLE character is equal to a 12- bit length of high level. The
BREAK and IDLE characters can be extended beyond the 12-bit length.
Figure 28-5. Characters and timing for the PDI physical layer.
The PDI physical layer is either in transmit (TX) or receive (RX) mode. By default, it is in RX
mode, waiting for a start bit.
The programmer and the PDI operate synchronously on the PDI_CLK provided by the program-
mer. The dependency between the clock edges and data sampling or data change is fixed. As
illustrated in
always set up (changed) on the falling edge of PDI_CLK and sampled on the rising edge of
PDI_CLK.
Figure 28-6. Changing and sampling of data.
When a data transmission is initiated, by the PDI controller, the transmitter simply shifts out the
start bit, data bits, parity bit, and the two stop bits on the PDI_DATA line. The transmission
speed is dictated by the PDI_CLK signal. While in transmission mode, IDLE bits (high bits) are
automatically transmitted to fill possible gaps between successive DATA characters. If a colli-
sion is detected during transmission, the output driver is disabled, and the interface is put into
RX mode waiting for a BREAK character.
Figure 28-6 on page
PDI_DATA
PDI_CLK
START
0
1
2
370, output data (either from the programmer or the PDI) is
Sample
3
1 BREAK character
1 DATA character
1 IDLE character
BREAK
4
IDLE
5
6
Atmel AVR XMEGA B
Sample
7
P
STOP
Sample
370

Related parts for ATxmega64B3