AD7822 Analog Devices, AD7822 Datasheet - Page 17

no-image

AD7822

Manufacturer Part Number
AD7822
Description
3 V/5 V, 2 MSPS, 8-Bit, 1-/4-/8-Channel Sampling ADCs
Manufacturer
Analog Devices
Datasheet

Specifications of AD7822

Resolution (bits)
8bit
# Chan
1
Sample Rate
2MSPS
Interface
Par
Analog Input Type
SE-Uni
Ain Range
2 V p-p,2.5V p-p
Adc Architecture
Pipelined
Pkg Type
DIP,SOIC,SOP

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD7822BN
Manufacturer:
NEC
Quantity:
700
Part Number:
AD7822BN
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7822BR
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7822BRUZ
Manufacturer:
Analog Devices Inc
Quantity:
135
Part Number:
AD7822BRUZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7822BRZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
PARALLEL INTERFACE
The parallel interface of the AD7822/AD7825/AD7829 is eight
bits wide. Figure 26 shows a timing diagram illustrating the
operational sequence of the AD7822/AD7825/AD7829 parallel
interface. The multiplexer address is latched into the AD7822/
AD7825/AD7829 on the falling edge of the RD input. The on-
chip track-and-hold goes into hold mode on the falling edge of
CONVST , and a conversion is also initiated at this point. When
the conversion is complete, the end of conversion line ( EOC )
pulses low to indicate that new data is available in the output
register of the AD7822/AD7825/AD7829. The EOC pulse stays
logic low for a maximum time of 110 ns.
DB0 TO DB7
A0 TO A2
CONVST
EOC
CS
RD
t
2
t
1
Figure 26. AD7822/AD7825/AD7829 Parallel Port Timing
Rev. C | Page 17 of 28
However, the EOC pulse can be reset high by a rising edge
of RD . This EOC line can be used to drive an edge-triggered
interrupt of a microprocessor. CS and RD going low accesses
the 8-bit conversion result. It is possible to tie CS permanently
low and use only RD to access the data. In systems where the
part is interfaced to a gate array or ASIC, this EOC pulse can be
applied to the CS and RD inputs to latch data out of the AD7822/
AD7825/AD7829 and into the gate array or ASIC. This means
that the gate array or ASIC does not need any conversion status
recognition logic, and it also eliminates the logic required in the
gate array or ASIC to generate the read signal for the AD7822/
AD7825/AD7829.
t
CHANNEL
ADDRESS
t
11
6
NEXT
t
t
4
9
t
12
t
8
VALID
DATA
t
13
t
t
7
10
t
5
t
3
AD7822/AD7825/AD7829

Related parts for AD7822