AD5664 Analog Devices, AD5664 Datasheet
AD5664
Specifications of AD5664
Available stocks
Related parts for AD5664
AD5664 Summary of contents
Page 1
... LOGIC SYNC DIN Table 1. Related Devices Part No. AD5624R/AD5644R/AD5664R The AD5624/AD5664 use a versatile 3-wire serial interface that operates at clock rates MHz, and are compatible with standard SPI®, QSPI™, MICROWIRE™, and DSP interface standards. PRODUCT HIGHLIGHTS 1. Relative accuracy: ±12 LSBs maximum. ...
Page 2
... SYNC Interrupt .......................................................................... 16 Power-On Reset.......................................................................... 16 Software Reset............................................................................. 17 Power-Down Modes .................................................................. 17 LDAC Function .......................................................................... 18 Microprocessor Interfacing....................................................... 19 Applications..................................................................................... 20 Choosing a Reference for the AD5624/AD5664.................... 20 Using a Reference as a Power Supply for the AD5624/AD5664........................................................................ 20 Bipolar Operation Using the AD5624/AD5664..................... 21 Using AD5624/AD5664 with a Galvanically Isolated Interface ....................................................................................... 21 Power Supply Bypassing and Grounding................................ 21 Outline Dimensions ...
Page 3
... V 0. ±2 0 Rev Page AD5624/AD5664 unless otherwise noted. MIN MAX Max Unit Conditions/Comments Bits ±12 LSB ±1 LSB Guaranteed monotonic by design Bits ±1 LSB ±0.25 LSB Guaranteed monotonic by design 10 mV ...
Page 4
... DD 1 Temperature range: A grade and B grade: −40°C to +105°C. 2 Linearity calculated using a reduced code range: AD5664 (Code 512 to Code 65,024); AD5624 (Code 32 to Code 4064); output unloaded. 3 Guaranteed by design and characterization, not production tested. 4 Interface inactive. All DACs active. DAC outputs unloaded. ...
Page 5
... SCLK falling edge to SYNC rising edge ns min Minimum SYNC high time ns min SYNC rising edge to SCLK fall ignore ns min SCLK falling edge to SYNC fall ignore DB0 Figure 2. Serial Write Operation Rev Page AD5624/AD5664 + V )/2 (see Figure 2 ...
Page 6
... AD5624/AD5664 ABSOLUTE MAXIMUM RATINGS T = 25°C, unless otherwise noted. A Table 5. Parameter V to GND GND OUT V to GND REF Digital Input Voltage to GND Operating Temperature Range Industrial (A Grade, B Grade) Storage Temperature Range Junction Temperature (T max) J Power Dissipation LFCSP_WD Package (4-Layer Board) θ ...
Page 7
... Reference Voltage Input. REF OUT REF AD5624 OUT DD AD5664 GND DIN 3 8 TOP VIEW V C SCLK 4 (Not to Scale) 7 OUT V D SYNC 5 6 OUT Figure 3. Pin Configuration th falling edge, the rising edge of SYNC acts as an interrupt Rev Page AD5624/AD5664 ...
Page 8
... CODE Figure 5. INL AD5624 1 REF 0 25°C A 0.6 0.4 0.2 0 –0.2 –0.4 –0.6 –0.8 –1.0 0 10k 20k 30k 40k CODE Figure 6. DNL AD5664 0.20 0.15 0.10 0.05 0 –0.05 –0.10 –0.15 –0. –2 –4 –6 –8 3000 3500 4000 –2 – ...
Page 9
... Figure 13. Gain Error and Full-Scale Error vs. Supply 1.0 T 0.5 0 –0.5 –1.0 –1.5 –2.0 –2.5 80 100 2.7 Figure 14. Zero-Scale Error and Offset Error vs. Supply 100 Rev Page AD5624/AD5664 GAIN ERROR FULL-SCALE ERROR 3.2 3.7 4.2 4 25°C A ZERO-SCALE ERROR OFFSET ERROR 3.2 3.7 4.2 4 25° ...
Page 10
... AD5624/AD5664 3. 25° 0.39 0.40 0.41 I (mA) DD Figure 16. I Histogram with V DD 0.20 DAC LOADED WITH 5V REF ZERO SCALE – 25°C 0.15 A SINKING CURRENT 0.10 0.05 0 –0.05 –0.10 –0.15 DAC LOADED WITH FULL SCALE – –0.20 SOURCING CURRENT –0.25 – ...
Page 11
... A DAC LOADED WITH MIDSCALE 1 Y AXIS = 2µV/DIV 400 450 512 X AXIS = 4s/DIV 800 700 600 500 400 300 200 100 0 8k 10k 10 Rev Page AD5624/AD5664 REF 25° CAPACITANCE (nF) Figure 25 ...
Page 12
... AD5624/AD5664 5 0 –5 –10 –15 –20 –25 –30 –35 –40 10k 100k FREQUENCY (Hz) Figure 28. Multiplying Bandwidth 25° 10M Rev Page ...
Page 13
... V (ideal) expressed the linear region of the OUT transfer function. Offset error is measured on the AD5624/ AD5664 with code 512 loaded in the DAC register. It can be negative or positive. DC Power Supply Rejection Ratio (PSRR) This indicates how the output of the DAC is affected by changes in the supply voltage ...
Page 14
... AD5624/AD5664 Digital Crosstalk This is the glitch impulse transferred to the output of one DAC at midscale in response to a full-scale code change (all 0s to all 1s and vice versa) in the input register of another DAC measured in standalone mode and is expressed in nV-s. Analog Crosstalk This is the glitch impulse transferred to the output of one DAC due to a change in the output of another DAC ...
Page 15
... V OUT SERIAL INTERFACE The AD5624/AD5664 have a 3-wire serial interface ( SYNC , SCLK, and DIN) that is compatible with SPI, QSPI, and MICROWIRE interface standards as well as with most DSPs. See Figure 2 for a timing diagram of a typical write sequence. The write sequence begins by bringing the SYNC line low. Data from the DIN line is clocked into the 24-bit shift register on the falling edge of SCLK ...
Page 16
... The AD5624/AD5664 family contains a power-on reset circuit that controls the output voltage during power-up. The AD5624/ AD5664 DAC outputs power and the output remains there until a valid write sequence is made to the DAC. This is useful in applications where it is important to know the state of the output of the DAC while the process of powering up ...
Page 17
... DB20 DB19 Don’t care Command bits (C2 to C0) Table 10. Modes of Operation for the AD5624/AD5664 DB5 When both bits are set to 0, the parts work normally with their normal power consumption of 450 μ However, for the three power-down modes, the supply current falls to 480 (200 ...
Page 18
... When the LDAC bit register is set low, the corresponding DAC registers are latched and the input registers can change state without affecting the contents of the Table 13. 24-Bit Input Shift Register Contents for LDAC Setup Command for the AD5624/AD5664 DB23 to DB22 ...
Page 19
... The setup for the interface is as follows. TxD of the 80C51/80L51 drives SCLK of the AD5624/AD5664, while RxD drives the serial data line of the part. The SYNC signal is derived from a bit-programmable pin on the port. In this case, port line P3.3 is used. When data is transmitted to the AD5624/AD5664, P3.3 is taken low. The 80C51/80L51 transmits data in 10-bit bytes only ...
Page 20
... V. The voltage reference outputs a steady supply voltage for the AD5624/AD5664 (see Table 14 for a suitable reference). If the low dropout 450 μA of current to the AD5624/AD5664, with no load on the output of the DAC. When the DAC output is loaded, the REF195 current required (with a 5 kΩ load on the DAC output) is 450 μ ...
Page 21
... The printed circuit board containing the AD5624/ AD5664 should have separate analog and digital sections, each having its own area of the board. If the AD5624/AD5664 system where other devices require an AGND-to-DGND connection, the connection should be made at one point only. ...
Page 22
... AD5624BCPZ-REEL7 −40°C to +105°C AD5664ARMZ −40°C to +105°C AD5664ARMZ-REEL7 −40°C to +105°C AD5664BRMZ −40°C to +105°C AD5664BRMZ-REEL7 −40°C to +105°C AD5664BCPZ-250RL7 −40°C to +105°C AD5664BCPZ-REEL7 −40°C to +105°C INDEX AREA 3.00 BSC SQ 1.50 BCS SQ 0.50 ...
Page 23
... NOTES Rev Page AD5624/AD5664 ...
Page 24
... AD5624/AD5664 NOTES ©2006 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D05943-0-6/06(0) Rev Page ...