M25P128-VME6TP Numonyx, B.V., M25P128-VME6TP Datasheet - Page 26

no-image

M25P128-VME6TP

Manufacturer Part Number
M25P128-VME6TP
Description
128 Mbit (Multilevel), low-voltage, Serial Flash memory with 50-MHz SPI bus interface
Manufacturer
Numonyx, B.V.
Datasheet
Instructions
6.6
26/45
Read Data Bytes (READ)
The device is first selected by driving Chip Select (S) Low. The instruction code for the Read
Data Bytes (READ) instruction is followed by a 3-byte address (A23-A0), each bit being
latched-in during the rising edge of Serial Clock (C). Then the memory contents, at that
address, is shifted out on Serial Data Output (Q), each bit being shifted out, at a maximum
frequency f
The instruction sequence is shown in
The first byte addressed can be at any location. The address is automatically incremented
to the next higher address after each byte of data is shifted out. The whole memory can,
therefore, be read with a single Read Data Bytes (READ) instruction. When the highest
address is reached, the address counter rolls over to 000000h, allowing the read sequence
to be continued indefinitely.
The Read Data Bytes (READ) instruction is terminated by driving Chip Select (S) High. Chip
Select (S) can be driven High at any time during data output. Any Read Data Bytes (READ)
instruction, while an Erase, Program or Write cycle is in progress, is rejected without having
any effects on the cycle that is in progress.
Figure 13. Read Data Bytes (READ) instruction sequence and data-out sequence
S
C
D
Q
R
0
, during the falling edge of Serial Clock (C).
1
High Impedance
2
Instruction
3
4
5
6
7
MSB
23
8
22 21
9 10
Figure
24-Bit Address
13.
3
28 29 30 31 32 33 34 35
2
1
0
MSB
7
6
5
Data Out 1
4
3
36 37 38
2
1
0
39
7
Data Out 2
M25P128
AI03748D

Related parts for M25P128-VME6TP