MC14553 Motorola, MC14553 Datasheet - Page 5

no-image

MC14553

Manufacturer Part Number
MC14553
Description
3-Digit BCD Counter
Manufacturer
Motorola
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC145530P
Manufacturer:
MAX
Quantity:
9
Part Number:
MC145532
Manufacturer:
DIGITAI
Quantity:
2
Part Number:
MC145532DW
Manufacturer:
MOTOROLA
Quantity:
31
Part Number:
MC145532DW
Manufacturer:
MOTOROLA/摩托罗拉
Quantity:
20 000
Company:
Part Number:
MC145532DW
Quantity:
22 158
Part Number:
MC145532DWR2
Manufacturer:
SANYO
Quantity:
739
Part Number:
MC145532DWR2
Manufacturer:
MOTOROLA/摩托罗拉
Quantity:
20 000
Part Number:
MC145532L
Manufacturer:
MOTO
Quantity:
1 000
Part Number:
MC145532L
Manufacturer:
mot
Quantity:
23
Part Number:
MC145532L
Manufacturer:
MOTOROLA/摩托罗拉
Quantity:
20 000
Part Number:
MC145538NS
Manufacturer:
MOTOROLA/摩托罗拉
Quantity:
20 000
Part Number:
MC14553BAL
Manufacturer:
interpoint
Quantity:
31
Part Number:
MC14553BCLDS
Quantity:
32
Part Number:
MC14553BCP
Manufacturer:
ON/安森美
Quantity:
20 000
consists of three negative edge–triggered BCD counters
which are cascaded in a synchronous fashion. A quad latch
at the output of each of the three BCD counters permits stor-
age of any given count. The three sets of BCD outputs
(active high), after going through the latches, are time divi-
sion multiplexed, providing one BCD number or digit at a
time. Digit select outputs (active low) are provided for display
control. All outputs are TTL compatible.
clock which drives the multiplexer output selector. The fre-
quency of the oscillator can be controlled externally by a
capacitor between pins 3 and 4, or it can be overridden and
driven with an external clock at pin 4. Multiple devices can be
cascaded using the overflow output, which provides one
MOTOROLA CMOS LOGIC DATA
The MC14553B three–digit counter, shown in Figure 3,
An on–chip oscillator provides the low frequency scanning
SHAPER
DISABLE
(ACTIVE
PULSE
CLOCK
HIGH)
12
11
(ACTIVE HIGH)
13
MR
C
R
C
R
C
R
HUNDREDS
UNITS
TENS
10
10
10
Q0
Q1
Q2
Q3
Q0
Q1
Q2
Q3
Q0
Q1
Q2
Q3
OVERFLOW
14
OPERATING CHARACTERISTICS
LATCH ENABLE
Figure 3. Expanded Block Diagram
10
LATCH
LATCH
LATCH
QUAD
QUAD
QUAD
(LSD) DIGIT SELECT (MSD)
pulse for every 1000 counts.
three BCD counters and the multiplexer scanning circuit.
While Master Reset is high the digit scanner is set to digit
one; but all three digit select outputs are disabled to prolong
display life, and the scan oscillator is inhibited. The Disable
input, when high, prevents the input clock from reaching the
counters, while still retaining the last count. A pulse shaping
circuit at the clock input permits the counters to continue op-
erating on input pulses with very slow rise times. Information
present in the counters when the latch input goes high, will
be stored in the latches and will be retained while the latch
input is high, independent of other inputs. Information can be
recovered from the latches after the counters have been re-
set if Latch Enable remains high during the entire reset cycle.
2
DS1
R
R
MULTIPLEXER
The Master Reset input, when taken high, initializes the
OSCILLATOR
(ACTIVE LOW)
SCANNER
SCAN
1
DS2
15
DS3
C1 A
4
3
C1 B
C1
GENERATOR
9
7
6
5
Q0
Q1
Q2
Q3
PULSE
OUTPUTS
(ACTIVE
HIGH)
BCD
MC14553B
5

Related parts for MC14553