IDT72V3680L10PF IDT, Integrated Device Technology Inc, IDT72V3680L10PF Datasheet - Page 16

no-image

IDT72V3680L10PF

Manufacturer Part Number
IDT72V3680L10PF
Description
IC FIFO SS 16384X36 10NS 128TQFP
Manufacturer
IDT, Integrated Device Technology Inc
Series
72Vr
Datasheet

Specifications of IDT72V3680L10PF

Function
Asynchronous, Synchronous
Memory Size
576K (16K x 36)
Data Rate
100MHz
Access Time
10ns
Voltage - Supply
3.15 V ~ 3.45 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
128-TQFP, 128-VQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
72V3680L10PF

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IDT72V3680L10PF
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT72V3680L10PF8
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
IDT72V3640/50/60/70/80/90 3.3V HIGH DENSITY SUPERSYNC II
1,024 x 36, 2,048 x 36, 4,096 x 36, 8,192 x 36, 16,384 x 36 and 32,768 x 36
D/Q35
D/Q35
D/Q17
1st Parallel Offset Write/Read Cycle
D/Q17
2nd Parallel Offset Write/Read Cycle
D/Q16
16
D/Q16
IDT72V3640/50/60/70/80/90 ⎯
16
16
15
16
15
IDT72V3640/50/60/70/80/90 ⎯ x36 Bus Width
15
14
D/Q19
D/Q19
EMPTY OFFSET (LSB) REGISTER (PAE)
15
14
FULL OFFSET (LSB) REGISTER (PAF)
13
14
17
17
14
13
D/Q17
D/Q17
13
12
13
12
Data Inputs/Outputs
1st Parallel Offset Write/Read Cycle
2nd Parallel Offset Write/Read Cycle
11
12
17
16
17
16
Data Inputs/Outputs
EMPTY OFFSET REGISTER (PAE)
12
11
11
10
FULL OFFSET REGISTER (PAF)
16
15
16
15
11
10
10
14
15
9
15
14
10
D/Q8
9
14
13
14
13
9
D/Q8
Figure 3. Programmable Flag Offset Programming Sequence (Continued)
9
13
12
13
12
8
8
8
8
12
11
12
11
7
7
7
7
11
11
10
6
10
6
# of Bits Used
6
6
10
10
5
5
9
9
D/Q8
D/Q8
5
5
4
4
9
9
x18 Bus Width
4
4
3
3
8
8
8
8
3
3
2
2
7
7
7
7
# of Bits Used
# of Bits Used
D/Q0
2
2
1
1
6
6
6
6
D/Q0
1
1
5
5
5
5
Non-Interspersed
Parity
Interspersed
Parity
4
4
4
4
3
3
3
3
2
2
2
2
TM
D/Q0
D/Q0
1
1
16
1
1
36-BIT FIFO
Non-Interspersed
Parity
Non-Interspersed
Parity
Interspersed
Parity
Interspersed
Parity
IDT72V3640/50/60/70/80/90 ⎯
1st Parallel Offset Write/Read Cycle
2nd Parallel Offset Write/Read Cycle
4th Parallel Offset Write/Read Cycle
3rd Parallel Offset Write/Read Cycle
D/Q8
D/Q8
D/Q8
D/Q8
16
8
8
EMPTY OFFSET REGISTER (PAE)
EMPTY OFFSET REGISTER (PAE)
FULL OFFSET REGISTER (PAF)
FULL OFFSET REGISTER (PAF)
15
15
7
7
14
14
6
6
COMMERCIAL AND INDUSTRIAL
# of Bits Used:
10 bits for the IDT72V3640
11 bits for the IDT72V3650
12 bits for the IDT72V3660
13 bits for the IDT72V3670
14 bits for the IDT72V3680
15 bits for the IDT72V3690
Note: All unused bits of the
LSB & MSB are don't care
13
13
5
5
TEMPERATURE RANGES
12
12
4
4
x9 Bus Width
11
OCTOBER 22, 2008
11
3
3
10
10
2
2
D/Q0
D/Q0
D/Q0
D/Q0
9
1
9
1
4667 drw07

Related parts for IDT72V3680L10PF