LM3S1165 Luminary Micro, Inc, LM3S1165 Datasheet - Page 318

no-image

LM3S1165

Manufacturer Part Number
LM3S1165
Description
Lm3s1165 Arm Microcontroller
Manufacturer
Luminary Micro, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LM3S1165-EQC50-A2
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
LM3S1165-EQC50-A2T
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
LM3S1165-IBZ50-A2
Manufacturer:
Texas Instruments
Quantity:
135
Part Number:
LM3S1165-IBZ50-A2
Manufacturer:
TI
Quantity:
238
Part Number:
LM3S1165-IBZ50-A2
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
LM3S1165-IBZ50-A2T
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
LM3S1165-IQC50-A2
Manufacturer:
Texas Instruments
Quantity:
135
Part Number:
LM3S1165-IQC50-A2
Manufacturer:
FREESCAL
Quantity:
624
Part Number:
LM3S1165-IQC50-A2
Manufacturer:
Texas Instruments
Quantity:
10 000
Company:
Part Number:
LM3S1165-IQC50-A2
Quantity:
2 563
Reset
Reset
Type
Type
Universal Asynchronous Receivers/Transmitters (UARTs)
UART Line Control (UARTLCRH)
UART0 base: 0x4000.C000
UART1 base: 0x4000.D000
UART2 base: 0x4000.E000
Offset 0x02C
Type R/W, reset 0x0000.0000
318
Bit/Field
31:8
6:5
7
4
RO
RO
31
15
0
0
Register 7: UART Line Control (UARTLCRH), offset 0x02C
The UARTLCRH register is the line control register. Serial parameters such as data length, parity,
and stop bit selection are implemented in this register.
When updating the baud-rate divisor (UARTIBRD and/or UARTIFRD), the UARTLCRH register
must also be written. The write strobe for the baud-rate divisor registers is tied to the UARTLCRH
register.
RO
RO
30
14
0
0
reserved
RO
RO
29
13
0
0
WLEN
Name
SPS
FEN
RO
RO
28
12
0
0
reserved
RO
RO
27
11
0
0
Type
R/W
R/W
R/W
RO
RO
RO
26
10
0
0
Reset
RO
RO
25
0
9
0
0
0
0
0
Preliminary
RO
RO
24
0
8
0
Description
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
UART Stick Parity Select
When bits 1, 2, and 7 of UARTLCRH are set, the parity bit is transmitted
and checked as a 0. When bits 1 and 7 are set and 2 is cleared, the
parity bit is transmitted and checked as a 1.
When this bit is cleared, stick parity is disabled.
UART Word Length
The bits indicate the number of data bits transmitted or received in a
frame as follows:
UART Enable FIFOs
If this bit is set to 1, transmit and receive FIFO buffers are enabled (FIFO
mode).
When cleared to 0, FIFOs are disabled (Character mode). The FIFOs
become 1-byte-deep holding registers.
Value
reserved
0x3
0x2
0x1
0x0
SPS
R/W
RO
23
Description
8 bits
7 bits
6 bits
5 bits (default)
0
7
0
R/W
RO
22
0
6
0
WLEN
R/W
RO
21
0
5
0
FEN
R/W
RO
20
0
4
0
STP2
R/W
RO
19
0
3
0
EPS
R/W
RO
18
0
2
0
July 26, 2008
PEN
R/W
RO
17
0
1
0
BRK
R/W
RO
16
0
0
0

Related parts for LM3S1165