LM3S6952 Luminary Micro, Inc, LM3S6952 Datasheet - Page 13

no-image

LM3S6952

Manufacturer Part Number
LM3S6952
Description
Lm3s6952 Arm Microcontroller
Manufacturer
Luminary Micro, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LM3S6952-EQC50-A2
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
LM3S6952-EQC50-A2T
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
LM3S6952-IBZ50-A2
Manufacturer:
TI
Quantity:
329
Part Number:
LM3S6952-IBZ50-A2
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
LM3S6952-IBZ50-A2T
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
LM3S6952-IQC50-A2
Manufacturer:
Texas Instruments
Quantity:
135
Part Number:
LM3S6952-IQC50-A2
Manufacturer:
Texas Instruments
Quantity:
10 000
List of Registers
System Control .............................................................................................................................. 62
Register 1:
Register 2:
Register 3:
Register 4:
Register 5:
Register 6:
Register 7:
Register 8:
Register 9:
Register 10:
Register 11:
Register 12:
Register 13:
Register 14:
Register 15:
Register 16:
Register 17:
Register 18:
Register 19:
Register 20:
Register 21:
Register 22:
Register 23:
Register 24:
Register 25:
Register 26:
Register 27:
Register 28:
Register 29:
Hibernation Module ..................................................................................................................... 126
Register 1:
Register 2:
Register 3:
Register 4:
Register 5:
Register 6:
Register 7:
Register 8:
Register 9:
Register 10:
Register 11:
Internal Memory ........................................................................................................................... 146
Register 1:
Register 2:
July 25, 2008
Device Identification 0 (DID0), offset 0x000 ....................................................................... 73
Brown-Out Reset Control (PBORCTL), offset 0x030 .......................................................... 75
LDO Power Control (LDOPCTL), offset 0x034 ................................................................... 76
Raw Interrupt Status (RIS), offset 0x050 ........................................................................... 77
Interrupt Mask Control (IMC), offset 0x054 ........................................................................ 78
Masked Interrupt Status and Clear (MISC), offset 0x058 .................................................... 79
Reset Cause (RESC), offset 0x05C .................................................................................. 80
Run-Mode Clock Configuration (RCC), offset 0x060 .......................................................... 81
XTAL to PLL Translation (PLLCFG), offset 0x064 .............................................................. 85
Run-Mode Clock Configuration 2 (RCC2), offset 0x070 ...................................................... 86
Deep Sleep Clock Configuration (DSLPCLKCFG), offset 0x144 .......................................... 88
Device Identification 1 (DID1), offset 0x004 ....................................................................... 89
Device Capabilities 0 (DC0), offset 0x008 ......................................................................... 91
Device Capabilities 1 (DC1), offset 0x010 ......................................................................... 92
Device Capabilities 2 (DC2), offset 0x014 ......................................................................... 94
Device Capabilities 3 (DC3), offset 0x018 ......................................................................... 96
Device Capabilities 4 (DC4), offset 0x01C ......................................................................... 98
Run Mode Clock Gating Control Register 0 (RCGC0), offset 0x100 ................................... 100
Sleep Mode Clock Gating Control Register 0 (SCGC0), offset 0x110 ................................. 102
Deep Sleep Mode Clock Gating Control Register 0 (DCGC0), offset 0x120 ....................... 104
Run Mode Clock Gating Control Register 1 (RCGC1), offset 0x104 ................................... 106
Sleep Mode Clock Gating Control Register 1 (SCGC1), offset 0x114 ................................. 109
Deep Sleep Mode Clock Gating Control Register 1 (DCGC1), offset 0x124 ....................... 112
Run Mode Clock Gating Control Register 2 (RCGC2), offset 0x108 ................................... 115
Sleep Mode Clock Gating Control Register 2 (SCGC2), offset 0x118 ................................. 117
Deep Sleep Mode Clock Gating Control Register 2 (DCGC2), offset 0x128 ....................... 119
Software Reset Control 0 (SRCR0), offset 0x040 ............................................................. 121
Software Reset Control 1 (SRCR1), offset 0x044 ............................................................. 122
Software Reset Control 2 (SRCR2), offset 0x048 ............................................................. 124
Hibernation RTC Counter (HIBRTCC), offset 0x000 ......................................................... 134
Hibernation RTC Match 0 (HIBRTCM0), offset 0x004 ....................................................... 135
Hibernation RTC Match 1 (HIBRTCM1), offset 0x008 ....................................................... 136
Hibernation RTC Load (HIBRTCLD), offset 0x00C ........................................................... 137
Hibernation Control (HIBCTL), offset 0x010 ..................................................................... 138
Hibernation Interrupt Mask (HIBIM), offset 0x014 ............................................................. 140
Hibernation Raw Interrupt Status (HIBRIS), offset 0x018 .................................................. 141
Hibernation Masked Interrupt Status (HIBMIS), offset 0x01C ............................................ 142
Hibernation Interrupt Clear (HIBIC), offset 0x020 ............................................................. 143
Hibernation RTC Trim (HIBRTCT), offset 0x024 ............................................................... 144
Hibernation Data (HIBDATA), offset 0x030-0x12C ............................................................ 145
Flash Memory Address (FMA), offset 0x000 .................................................................... 151
Flash Memory Data (FMD), offset 0x004 ......................................................................... 152
Preliminary
LM3S6952 Microcontroller
13

Related parts for LM3S6952