MX25L2005 Macronix International, MX25L2005 Datasheet

no-image

MX25L2005

Manufacturer Part Number
MX25L2005
Description
2M-BIT [x 1] CMOS SERIAL FLASH
Manufacturer
Macronix International
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MX25L2005CMI-12G
Manufacturer:
MXIC
Quantity:
65
Part Number:
MX25L2005CMI-12G
Manufacturer:
BI
Quantity:
29
Part Number:
MX25L2005CMI-12G
Manufacturer:
MXIC/旺宏
Quantity:
20 000
Company:
Part Number:
MX25L2005CMI-12G
Quantity:
10 000
Part Number:
MX25L2005CZNI-12G
Manufacturer:
MXIC/旺宏
Quantity:
20 000
Company:
Part Number:
MX25L2005MC-15G
Quantity:
30 000
Part Number:
MX25L2005ZNI-12G
Manufacturer:
MACRONIX
Quantity:
8 397
Part Number:
MX25L2005ZNI-12G
Manufacturer:
MXIC/旺宏
Quantity:
20 000
GENERAL
• Serial Peripheral Interface (SPI) compatible -- Mode 0 and Mode 3
• 2,097,152 x 1 bit structure
• 64 Equal Sectors with 4K byte each
• 4 Equal Blocks with 64K byte each
• Single Power Supply Operation
• Latch-up protected to 100mA from -1V to Vcc +1V
• Low Vcc write inhibit is from 1.5V to 2.5V
PERFORMANCE
• High Performance
• Low Power Consumption
• Minimum 100,000 erase/program cycles
SOFTWARE FEATURES
• Input Data Format
• Block Lock protection
• Auto Erase and Auto Program Algorithm
• Status Register Feature
• Electronic Identification
P/N: PM1239
FEATURES
- Any Sector can be erased individually
- Any Block can be erased individually
- 2.7 to 3.6 volt for read, erase, and program operations
- Fast access time: 85MHz serial clock (15pF + 1TTL Load) and 66MHz serial clock (30pF + 1TTL Load)
- Fast program time: 1.4ms(typ.) and 5ms(max.)/page (256-byte per page)
- Fast erase time: 60ms(typ.) and 120ms(max.)/sector (4K-byte per sector) ; 1s(typ.) and 2s(max.)/block (64K-byte per
block)
- Low active read current: 12mA(max.) at 85MHz, 8mA(max.) at 66MHz and 4mA(max.) at 33MHz
- Low active programming current: 15mA (max.)
- Low active erase current: 15mA (max.)
- Low standby current: 10uA (max.)
- Deep power-down mode 1uA (typical)
- 1-byte Command code
-
-
program pulse widths (Any page to be programed should have page in the erased state first)
-
- RES command, 1-byte Device ID
- The BP0~BP1 status bit defines the size of the area to be software protected against Program and Erase instructions
Automatically erases and verifies data at selected sector
JEDEC 2-byte Device ID
Automatically programs and verifies data at selected page by an internal algorithm that automatically times the
1
2M-BIT [x 1] CMOS SERIAL FLASH
MX25L2005
www.DataSheet4U.com
REV. 1.7, AUG. 15, 2008

Related parts for MX25L2005

MX25L2005 Summary of contents

Page 1

... Automatically programs and verifies data at selected page by an internal algorithm that automatically times the program pulse widths (Any page to be programed should have page in the erased state first) • Status Register Feature • Electronic Identification - JEDEC 2-byte Device ID - RES command, 1-byte Device ID P/N: PM1239 www.DataSheet4U.com MX25L2005 2M-BIT [x 1] CMOS SERIAL FLASH 1 REV. 1.7, AUG. 15, 2008 ...

Page 2

... All Pb-free devices are RoHS Compliant GENERAL DESCRIPTION The MX25L2005 is a CMOS 2,097,152 bit serial Flash memory, which is configured as 262,144 x 8 internally. The MX25L2005 feature a serial peripheral interface and software protocol allowing operation on a simple 3-wire bus. The three bus signals are a clock input (SCLK), a serial data input (SI), and a serial data output (SO). SPI access to the device is enabled by CS# input ...

Page 3

... WSON (6x 5mm) 1 VCC CS HOLD SCLK WP GND 5 P/N: PM1239 MX25L2005 www.DataSheet4U.com PIN DESCRIPTION SYMBOL DESCRIPTION CS# Chip Select SI Serial Data Input SO Serial Data Output SCLK Clock Input HOLD# Hold, to pause the device without deselecting the device VCC + 3.3V Power Supply ...

Page 4

... BLOCK DIAGRAM Address Generator SI CS# SCLK P/N: PM1239 Memory Array Page Buffer Data Register Y-Decoder SRAM Buffer Mode State HV Logic Machine Generator Clock Generator 4 MX25L2005 www.DataSheet4U.com Output Sense Amplifier Buffer SO REV. 1.7, AUG. 15, 2008 ...

Page 5

... DATA PROTECTION The MX25L2005 is designed to offer protection against accidental erasure or programming caused by spurious system level signals that may exist during power transition. During power up the device automatically resets the state machine in the Read mode. In addition, with its control register architecture, alteration of the memory contents only occurs after successful completion of specific command sequences ...

Page 6

... HOLD operation. If Chip Select (CS#) drives high during HOLD operation, it will reset the internal logic of the device. To re-start communication with chip, the HOLD# must be at high and CS# must be at low. P/N: PM1239 Protect level 2Mb 0 (none) None 1 (1 block) Block blocks) Block 2-3 3 (All) All Hold Condition (standard) 6 MX25L2005 www.DataSheet4U.com Hold Condition (non-standard) REV. 1.7, AUG. 15, 2008 ...

Page 7

... RDP (Page (Deep (Release Program) Power from Deep Down) Power-down) 02 Hex B9 Hex AB Hex AD1 AD2 AD3 7 MX25L2005 www.DataSheet4U.com READ Fast Read (read data) (fast read data) 03 Hex 0B Hex AD1 AD1 AD2 AD2 AD3 AD3 x n bytes read out CS# goes ...

Page 8

... Table 3. Memory Organization Address Range Bolck Sector 03FFFFh 03F000h 030FFFh 030000h 48 02FFFFh 02F000h 020FFFh 020000h 32 01FFFFh 01F000h 010FFFh 16 010000h 00FFFFh 00F000h 003FFFh 003000h 3 0 002FFFh 002000h 2 001FFFh 1 001000h 000FFFh 000000h 0 P/N: PM1239 . . . . . . . . . . . . 8 MX25L2005 www.DataSheet4U.com REV. 1.7, AUG. 15, 2008 ...

Page 9

... CPOL indicates clock polarity of SPI master, CPOL=1 for SCLK high while idle, CPOL=0 for SCLK low while not transmitting. CPHA indicates clock phase. The combination of CPOL bit and CPHA bit decides which SPI mode is supported. P/N: PM1239 shift in MSB 9 MX25L2005 www.DataSheet4U.com shift out MSB REV. 1.7, AUG. 15, 2008 ...

Page 10

... The RDID instruction is for reading the manufacturer ID of 1-byte and followed by Device ID of 2-byte. The MXIC Manufacturer ID is C2(hex), the memory type ID is 20(hex) as the first-byte device ID, and the individual device ID of second-byte followings: 12(hex) for MX25L2005. The sequence of issuing RDID instruction is: CS# goes low-> sending RDID instruction code -> 24-bits ID data out on SO -> ...

Page 11

... Note: 1. See the table "Protected Area Sizes". 2. The endurance cycles of protect bits are 100,000 cycles; however, the tW time out spec of protect bits is relaxed 15ms ( multiple of 10,000 cycles, ex for 20,000 cycles) after 10,000 cycles on those bits. P/N: PM1239 MX25L2005 bit 4 bit 3 bit 2 ...

Page 12

... BP0. The protected area, which is defined by BP1, BP0 software protected mode (SPM). Note: If SRWD bit=1 but WP# is low impossible to write the Status Register even if the WEL bit has previously been P/N: PM1239 MX25L2005 www.DataSheet4U.com WP# and SRWD bit status WP#=1 and SRWD bit=0, or ...

Page 13

... Address bits [Am-A12] (Am is the most significant address) select the sector address. The sequence of issuing SE instruction is: CS# goes low -> sending SE instruction code-> 3-byte address on SI -> CS# goes high. (see Figure 19) P/N: PM1239 MX25L2005 www.DataSheet4U.com 13 REV. 1.7, AUG. 15, 2008 ...

Page 14

... The sequence of issuing PP instruction is: CS# goes low-> sending PP instruction code-> 3-byte address on SI-> at least 1-byte on data on SI-> CS# goes high. (see Figure 18) The self-timed Page Program Cycle time (tPP) is initiated as soon as Chip Select (CS#) goes high. The Write in Progress P/N: PM1239 MX25L2005 www.DataSheet4U.com 14 REV. 1.7, AUG. 15, 2008 ...

Page 15

... CS# must remain to high at least tRES2(max). Once in the standby mode, the device waits to be selected can be receive, decode, and execute instruction. The RDP instruction is for releasing from Deep Power Down Mode. P/N: PM1239 MX25L2005 www.DataSheet4U.com 15 REV. 1.7, AUG. 15, 2008 ...

Page 16

... The Manufacturer and Device IDs can be read continuously, alternating from one to the other. The instruction is completed by driving CS# high. Table of ID Definitions: RDID Command manufacturer ID C2 RES Command REMS Command P/N: PM1239 memory type 20 electronic ID 11 manufacturer MX25L2005 www.DataSheet4U.com memory density 12 device ID 11 REV. 1.7, AUG. 15, 2008 ...

Page 17

... At power-down stage, the VCC drops below VWI level, all operations are disable and device has no response to any command. The data corruption might occur during the stage while a write, program, erase cycle is in progress. P/N: PM1239 MX25L2005 www.DataSheet4U.com 17 REV. 1.7, AUG. 15, 2008 ...

Page 18

... During voltage transitions, all pins may overshoot to -0.5V to 4.6V 4.6V or -0.5V for period up to 20ns. 4. All input and output pins may overshoot to VCC+0.5V -0.5V to 4.6V while VCC+0.5V is smaller than or equal to 4.6V. Figure 4. Maximum Positive Overshoot Waveform 4.6V 3.6V MIN. TYP 18 MX25L2005 www.DataSheet4U.com 20ns MAX. UNIT CONDITIONS 6 pF VIN = VOUT = 0V ...

Page 19

... TEST P/N: PM1239 Output timing referance level 0.7VCC AC Measurement Level 0.3VCC Note: Input pulse rise and fall time are <5ns 2.7K ohm CL 6.2K ohm DIODES=IN3064 OR EQUIVALENT CL=30pF Including jig capacitance (CL=15pF Including jig capacitance for 85MHz and 70MHz) 19 MX25L2005 www.DataSheet4U.com 0.5VCC +3.3V REV. 1.7, AUG. 15, 2008 ...

Page 20

... V 0.7VCC VCC+0.4 V 0.4 V VCC-0 MX25L2005 www.DataSheet4U.com TEST CONDITIONS VCC = VCC Max VIN = VCC or GND VCC = VCC Max VIN = VCC or GND VIN = VCC or GND CS# = VCC VIN = VCC or GND CS# = VCC f=85MHz & 70MHz SCLK=0.1VCC/0.9VCC, SO=Open f=66MHz SCLK=0.1VCC/0.9VCC, SO=Open f=33MHz SCLK=0 ...

Page 21

... Only applicable as a constraint for a WRSR instruction when SRWD is set Test condition is shown as Figure 3. P/N: PM1239 0° ° ° ° ° 70° ° ° ° ° C for Commercial grade, VCC = 2.7V ~ 3.6V) 30pF 15pF 21 MX25L2005 www.DataSheet4U.com Min. Typ. Max. Unit 1KHz 70 & 85 MHz ...

Page 22

... Note: 1. These parameters are characterized only. INITIAL DELIVERY STATE The device is delivered with the memory array erased: all bits are set to 1 (each byte contains FFh). The Status Register contains 00h (all Status Register bits are 0). P/N: PM1239 MX25L2005 www.DataSheet4U.com Min. Max ...

Page 23

... Figure 7. Serial Input Timing CS# tCHSL SCLK tDVCH SI High-Z SO Figure 8. Output Timing CS# SCLK tCLQV tCLQX tCLQX SO ADDR.LSB IN SI P/N: PM1239 tSLCH tCHSH tCHDX tCLCH MSB LSB tCH tCLQV tCL tQLQH tQHQL 23 MX25L2005 www.DataSheet4U.com tSHSL tSHCH tCHCL tSHQZ LSB REV. 1.7, AUG. 15, 2008 ...

Page 24

... SI is "don't care" during HOLD# operation. Figure 10. WP# Disable Setup and Hold Timing during WRSR when SRWD=1 WP# tWHSL CS SCLK SI High-Z SO P/N: PM1239 tHLCH tCHHL tCHHH tHLQZ MX25L2005 www.DataSheet4U.com tHHCH tHHQX tSHWL REV. 1.7, AUG. 15, 2008 ...

Page 25

... P/N: PM1239 Command 06 High Command 04 High Manufacturer Identification MSB MSB 25 MX25L2005 www.DataSheet4U.com Device Identification REV. 1.7, AUG. 15, 2008 ...

Page 26

... Register MSB High 24-Bit Address MSB 7 MSB 26 MX25L2005 www.DataSheet4U.com Status Register Out MSB Data Out 1 Data Out ...

Page 27

... BIT ADDRESS DATA OUT MSB 27 MX25L2005 www.DataSheet4U.com 47 DATA OUT MSB MSB REV. 1.7, AUG. 15, 2008 ...

Page 28

... Address MSB MSB Data Byte MSB 28 MX25L2005 www.DataSheet4U.com Data Byte Data Byte 256 MSB REV. 1.7, AUG. 15, 2008 ...

Page 29

... Figure 20. Block Erase (BE) Sequence (Command 52 or D8) CS# SCLK SI Note: BE command D8(hex). P/N: PM1239 Command 24 Bit Address MSB Command 24 Bit Address MSB 29 MX25L2005 www.DataSheet4U.com REV. 1.7, AUG. 15, 2008 ...

Page 30

... DP Command B9 Stand-by Mode Dummy Bytes MSB Electronic Signature Out MSB Deep Power-down Mode 30 MX25L2005 www.DataSheet4U.com Deep Power-down Mode Sequence RES2 Stand-by Mode REV. 1.7, AUG. 15, 2008 ...

Page 31

... Dummy Bytes Manufacturer MSB MSB 31 MX25L2005 www.DataSheet4U.com Stand-by Mode 47 Device MSB REV. 1.7, AUG. 15, 2008 ...

Page 32

... Figure 26. Power-up Timing (max) Program, Erase and Write Commands are Ignored Chip Selection is Not Allowed V CC (min) Reset State of the Flash V WI P/N: PM1239 MX25L2005 www.DataSheet4U.com tVSL Read Command is Device is fully allowed accessible tPUW 32 time REV. 1.7, AUG. 15, 2008 ...

Page 33

... For AC spec tCHSL, tSLCH, tDVCH, tCHDX, tSHSL, tCHSH, tSHCH, tCHCL, tCLCH in the figure, please refer to "AC CHARACTERISTICS" table. P/N: PM1239 tCHSL tSLCH tDVCH tCHDX MSB IN High Impedance Figure A. AC Timing at Device Power-Up Notes 1 33 MX25L2005 www.DataSheet4U.com tSHSL tCHSH tSHCH tCHCL tCLCH LSB IN Min. Max. Unit 0.5 500000 us/V REV ...

Page 34

... Input Voltage with respect to GND on ACC Input Voltage with respect to GND on all power pins, SI, CS# Input Voltage with respect to GND on SO Current Includes all pins except VCC. Test conditions: VCC = 3.0V, one pin at a time. P/N: PM1239 MX25L2005 www.DataSheet4U.com Min. TYP. (1) Max. ( ...

Page 35

... ORDERING INFORMATION PART NO. CLOCK (MHz) MX25L2005MC-12G 85 MX25L2005MI-12G 85 MX25L2005MC-15G 70 MX25L2005MI-15G 70 MX25L2005ZNI-12G 85 P/N: PM1239 OPERATING STANDBY Temperature PACKAGE CURRENT MAX. CURRENT MAX. (mA) (uA MX25L2005 www.DataSheet4U.com Remark 0~70°C 8-SOP Pb-free (150mil) -40~85°C 8-SOP Pb-free (150mil) 0~70°C 8-SOP Pb-free (150mil) -40~85°C ...

Page 36

... PART NAME DESCRIPTION 2005 P/N: PM1239 MX25L2005 OPTION: G: Pb-free SPEED: 12: 85MHz, for SPI 15: 70MHz, for SPI TEMPERATURE RANGE: C: Commercial (0°C to 70°C) I: Industrial (-40°C to 85°C) PACKAGE: M: 150mil 8-SOP ZN: WSON 8L (6x5x0.8mm) DENSITY & MODE: 2005: 2Mb TYPE DEVICE: ...

Page 37

... PACKAGE INFORMATION P/N: PM1239 MX25L2005 www.DataSheet4U.com 37 REV. 1.7, AUG. 15, 2008 ...

Page 38

... P/N: PM1239 MX25L2005 www.DataSheet4U.com 38 REV. 1.7, AUG. 15, 2008 ...

Page 39

... REVISION HISTORY Revision No. Description 1 separated from MX25L2005, MX25L1005 to MX25L2005 2. Removed "Advanced Information" title 3. Improved tVSL spec: 30us-->10us 4. Added "Recommended Operating Conditions" 1.1 1. Added 85MHz spec 2. Modified tSE:90ms(typ)/270ms(max)-->60ms(typ)/120ms(max) ; tBE:3s(max)-->2s(max); tCE:3s(typ)/6s(max)-->1.8s(typ)/3.8s(max) 3. Standby current is reduced from 50uA(max) to 10uA(max) 4 ...

Page 40

... Macronix Europe N.V. Koningin Astridlaan 59, Bus 1 1780 Wemmel Belgium Tel: +32-2-456-8020 Fax: +32-2-456-8021 Singapore Office Macronix Pte. Ltd. 1 Marine Parade Central #11-03 Parkway Centre Singapore 449408 Tel: +65-6346-5505 Fax: +65-6348-8096 MACRONIX INTERNATIONAL CO., LTD. reserves the right to change product and specifications without notice. 40 MX25L2005 www.DataSheet4U.com ...

Related keywords