ncn6004a ON Semiconductor, ncn6004a Datasheet - Page 30

no-image

ncn6004a

Manufacturer Part Number
ncn6004a
Description
Dual Sam/sim Interface Integrated Circuit
Manufacturer
ON Semiconductor
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
NCN6004A
Manufacturer:
INTERSIL
Quantity:
101
Part Number:
NCN6004A
Manufacturer:
MOTOROLA
Quantity:
87
Part Number:
ncn6004aFTBR2
Manufacturer:
ON Semiconductor
Quantity:
10 000
Part Number:
ncn6004aFTBR2G
Manufacturer:
ON
Quantity:
1 944
Part Number:
ncn6004aFTBR2G
Manufacturer:
ON
Quantity:
2 524
Part Number:
ncn6004aFTBR2G
Manufacturer:
ON Semiconductor
Quantity:
10 000
Part Number:
ncn6004aFTBR2G
Manufacturer:
ON/安森美
Quantity:
20 000
CRD_CLK_A or CRD_CLK_B output pins by using the
programming function as defined in Table 2 and Table 7. The
clock signals can have any frequency value necessary to
handle a given type of card (asynchronous or synchronous).
can be set to either FAST or SLOW, depending upon the
Table 7. Programming Clock Routing
Table 8. Output Clock Slope Selection
STATE
The input clock A and B can be re routed to either
On the other hand, the slope of the CRD_CLK_x signal
STATE
Figure 30. Typical Rise and Fall Time in Fast and
0E
0E
0F
0F
$0B
$0B
$03
$03
CS
0
0
0
0
CS
0
0
0
0
Slow Operating Mode
PGM
PGM
0
0
0
0
0
0
0
0
A3
A3
0
1
0
1
1
1
1
1
A2
1
1
1
1
A2
0
0
0
0
A1
1
1
1
1
A1
1
1
1
1
A0
http://onsemi.com
0
1
0
1
NCN6004A
A0
1
1
1
1
CARD_SEL
30
1
1
0
0
CARD_SEL
These clock signals can be multiplexed at any time, but the
system must be locked in a safe state prior to make such a
change. In particular, the designer must make sure that A and
B cards can support such a hot change prior to change the
related clocks.
frequency of the output clock. This selection is achieved by
programming the chip according to Table 8.
PARALLEL OPERATION
a common digital bus, the Chip Select pin allows the
selection of one chip from the bank of the paralleled devices.
Of course, the external MPU shall provide one unique CS
line for each of the NCN6004A considered interface. When
a given interface is selected by CS = L, all the logic inputs
becomes active, the chip can be programmed or/and the
external card can be accessed. When CS = H, all the input
logic pins are in the high impedance state, thus leaving the
bus available for other purpose.
The pull up resistors connected on each logic input lines on
the MPU side (see block diagram in Figure 30), can be either
activated (connected to V
upon the logic state present at EN_RPU, pin 45. When these
resistors are disconnected, it is the system responsibility to
set up the external pull up resistors according to the
application’s requirements.
(MUX_MODE = High), the internal card #B pull up
resistors are connected to V
logic state.
CRD_RST hold the previous I/O and RESET logic state, the
CRD_CLK being either active or stopped and the
CRD_VCC output voltage will maintain is previous value,
according to the programmed state forced by the MPU.
When two or more NCN6004A parts operate in parallel on
When the device operates in the multiplexed mode
On the other hand, when CS = H, the CRD_IO and
1
1
0
0
CRD_CLK_A
CLK_D_A
CLK_D_B
CLOCK SLOPE
SLOW
SLOW
FAST
FAST
CRD_CLK_B
CC
CLK_D_B
CLK_D_A
CC
) or disconnected, depending
, regardless of the EN_RPU
Default
Default
Default
Default

Related parts for ncn6004a