k4d261638f Samsung Semiconductor, Inc., k4d261638f Datasheet - Page 8

no-image

k4d261638f

Manufacturer Part Number
k4d261638f
Description
128mbit Gddr Sdram
Manufacturer
Samsung Semiconductor, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
k4d261638f-LC40
Manufacturer:
SAMSUNG
Quantity:
81
Part Number:
k4d261638f-TC36
Manufacturer:
SAMSUNG
Quantity:
4 000
Company:
Part Number:
k4d261638f-TC36
Quantity:
600
Part Number:
k4d261638f-TC40
Manufacturer:
SAMSUNG
Quantity:
4 000
Part Number:
k4d261638f-TC50
Manufacturer:
SAMSUNG
Quantity:
69
Part Number:
k4d261638f-TC50
Manufacturer:
SAMSUNG
Quantity:
4 000
MODE REGISTER SET(MRS)
addressing mode, burst length, test mode, DLL reset and various vendor specific options to make DDR SDRAM useful for
variety of different applications. The default value of the mode register is not defined, therefore the mode register must be
written after EMRS setting for proper operation. The mode register is written by asserting low on CS, RAS, CAS and
WE(The DDR SDRAM should be in active mode with CKE already high prior to writing into the mode register). The state of
address pins A
Minimum two clock cycles are requested to complete the write operation in the mode register. The mode register contents
can be changed using the same command and clock cycle requirements during operation as long as all banks are in the
idle state. The mode register is divided into various fields depending on functionality. The burst length uses A
addressing mode uses A
used for DLL reset. A
for various burst length, addressing modes and CAS latencies.
* RFU(Reserved for future use)
K4D261638F
The mode register stores the data for controlling the various operating modes of DDR SDRAM. It programs CAS latency,
RFU
BA
should stay "0" during MRS
cycle.
MRS Cycle
BA
Command
0
1
1
CK, CK
0
BA
0
0
*1 : MRS can be issued only at all banks precharge state.
*2 : Minimum
EMRS
A
MRS
0
n
DLL
~ A
~ A
A
A
0
1
11
8
11
0
7,
and BA
A
DLL Reset
NOP
8
RFU
3
A
, BA
, CAS latency(read latency from column address) uses A
t
10
Yes
No
RP
0
0
is required to issue MRS command.
0
, BA
and BA
Precharge
All Banks
A
9
1
in the same cycle as CS, RAS, CAS and WE going low is written in the mode register.
1
1
DLL
must be set to low for normal MRS operation. Refer to the table for specific codes
CAS Latency
A
Test Mode
8
A
0
0
0
0
1
1
1
1
A
0
1
6
7
NOP
TM
A
0
0
1
1
0
0
1
1
A
2
5
7
Normal
t
mode
Test
RP
A
0
1
0
1
0
1
0
1
NOP
4
A
6
CAS Latency
- 8 -
3
Latency
Reserved
Reserved
Reserved
Reserved
Reserved
A
3
4
5
5
MRS
Burst Type
A
0
1
3
4
A
4
Sequential
Burst Length
Interleave
t
MRD
NOP
A
0
0
0
0
1
1
1
1
Type
2
=2 t
BT
A
5
3
CK
A
0
0
1
1
0
0
1
1
4
1
~ A
Command
128M GDDR SDRAM
A
Any
A
0
1
0
1
0
1
0
1
6
2
. A
Burst Length
0
6
7
Sequential
is used for test mode. A
A
Reserve
Reserve
Reserve
Reserve
Reserve
1
NOP
Rev. 1.2 (Jan. 2004)
2
4
8
Burst Type
7
A
0
NOP
Interleave
Mode Register
Address Bus
Reserve
Reserve
Reserve
Reserve
Reserve
8
2
4
8
0
~ A
8
2
is
,

Related parts for k4d261638f