mx25l8005 Macronix International Co., mx25l8005 Datasheet - Page 10

no-image

mx25l8005

Manufacturer Part Number
mx25l8005
Description
8m-bit [x 1] Cmos Serial Flash
Manufacturer
Macronix International Co.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MX25L8005
Manufacturer:
MXIC/旺宏
Quantity:
20 000
Part Number:
mx25l8005M2-15G
Manufacturer:
MXIC/旺宏
Quantity:
20 000
Part Number:
mx25l8005M2C-15G
Manufacturer:
MAXIM
Quantity:
19 882
Part Number:
mx25l8005M2C-15G
Manufacturer:
MXIC/旺宏
Quantity:
20 000
Company:
Part Number:
mx25l8005M2C-15G
Quantity:
12 000
Company:
Part Number:
mx25l8005M2C-15G
Quantity:
276
Company:
Part Number:
mx25l8005M2C-15G
Quantity:
42
Part Number:
mx25l8005M2I-12G
Manufacturer:
MX
Quantity:
1 000
Part Number:
mx25l8005M2I-12G
Manufacturer:
MXIC/旺宏
Quantity:
20 000
Part Number:
mx25l8005MC-15G
Manufacturer:
MX
Quantity:
20 000
Company:
Part Number:
mx25l8005MC-15G
Quantity:
82
Part Number:
mx25l8005MI-15G
Manufacturer:
MURATA
Quantity:
938
COMMAND DESCRIPTION
(1) Write Enable (WREN)
The Write Enable (WREN) instruction is for setting Write Enable Latch (WEL) bit. For those instructions like PP, SE, BE,
CE, and WRSR, which are intended to change the device content, should be set every time after the WREN instruction
setting the WEL bit.
The sequence of issuing WREN instruction is: CS# goes low-> sending WREN instruction code-> CS# goes high. (see
Figure 11)
(2) Write Disable (WRDI)
The Write Disable (WRDI) instruction is for resetting Write Enable Latch (WEL) bit.
The sequence of issuing WRDI instruction is: CS# goes low-> sending WRDI instruction code-> CS# goes high. (see Figure
12)
The WEL bit is reset by following situations:
(3) Read Identification (RDID)
The RDID instruction is for reading the manufacturer ID of 1-byte and followed by Device ID of 2-byte. The MXIC
Manufacturer ID is C2(hex), the memory type ID is 20(hex) as the first-byte device ID, and the individual device ID of
second-byte ID is as followings: 14(hex) for MX25L8005.
The sequence of issuing RDID instruction is: CS# goes low-> sending RDID instruction code -> 24-bits ID data out on SO
-> to end RDID operation can use CS# to high at any time during data out. (see Figure. 13)
While Program/Erase operation is in progress, it will not decode the RDID instruction, so there's no effect on the cycle of
program/erase operation which is currently in progress. When CS# goes high, the device is at standby stage.
P/N: PM1237
- Power-up
- Write Disable (WRDI) instruction completion
- Write Status Register (WRSR) instruction completion
- Page Program (PP) instruction completion
- Sector Erase (SE) instruction completion
- Block Erase (BE) instruction completion
- Chip Erase (CE) instruction completion
10
MX25L8005
REV. 2.0, APR. 18, 2008

Related parts for mx25l8005