SI5017-X-GM SILABS [Silicon Laboratories], SI5017-X-GM Datasheet

no-image

SI5017-X-GM

Manufacturer Part Number
SI5017-X-GM
Description
OC-48/STM-16 SONET/SDH CDR IC WITH LIMITING AMPLIFIER
Manufacturer
SILABS [Silicon Laboratories]
Datasheet
OC-48/STM-16 SONET/SDH CDR IC
Features
H
Applications
Description
The Si5017 is a fully-integrated, high-performance limiting amplifier (LA)
and clock and data recovery (CDR) IC for high-speed serial
communication systems. It derives timing information and data from a
serial input at OC-48 and STM-16 rates. Support for 2.7 Gbps data
streams is also provided for OC-48/STM-16 applications that employ
forward error correction (FEC). Use of an external reference clock is
optional. Silicon Laboratories DSPLL® technology eliminates sensitive
noise entry points, thus making the PLL less susceptible to board-level
interaction and helping to ensure optimal jitter performance.
The Si5017 represents a new standard in low jitter, low power, small size,
and integration for high-speed LA/CDRs. It operates from a 3.3 V supply
over the industrial temperature range (–40 to 85 °C).
Functional Block Diagram
Rev. 1.4 10/05
REFCLK+
REFCLK–
(Optional)
LOS_LVL
igh-speed clock and data recovery device with integrated limiting amplifier:
Supports OC-48/STM-16 and
2.7 Gbps FEC
DSPLL
Jitter generation 3.0 mUI
Small footprint: 5 x 5 mm
SONET/SDH/ATM routers
Add/drop multiplexers
Digital cross connects
Board level serial links
DIN+
DIN–
LOS
®
technology
SLICE_LVL
2
2
Signal
Detect
Lim iting
Am p
LTR
BER_LVL
rms
Monitor
BER
BER_ALM
(typ)
DSPLL
Detection
Lock
LOL
Copyright © 2005 by Silicon Laboratories
SONET/SDH test equipment
Optical transceiver modules
SONET/SDH regenerators
Loss-of-signal level alarm
Data slicing level control
10 mV
3.3 V supply
Reference and reference-less
operation supported
Retim er
Bias Gen.
PP
REXT
differential sensitivity
Calibration
RESET/CAL
Reset/
BUF
BUF
2
2
WITH
CLK_DSBL
DSQLCH
DOUT+
DOUT–
CLKOUT+
CLKOUT–
L
SLICE_LVL
IMITING
REFCLK+
REFCLK–
LOS_LVL
VDD
VDD
LOL
Ordering Information:
1
2
3
4
5
6
7
Pin Assignments
28 27 26 25 24 23 22
8
See page 22.
9
A
Si5017
Si5017
10 11 12 13 14
GND
Pad
MPLIFIER
21
20
19
18
17
16
15 TDI
VDD
REXT
RESET/CAL
VDD
DOUT+
DOUT–
Si5017

Related parts for SI5017-X-GM

SI5017-X-GM Summary of contents

Page 1

... PLL less susceptible to board-level interaction and helping to ensure optimal jitter performance. The Si5017 represents a new standard in low jitter, low power, small size, and integration for high-speed LA/CDRs. It operates from a 3.3 V supply over the industrial temperature range (– °C). ...

Page 2

... Si5017 2 Rev. 1.4 ...

Page 3

... Data Slicing Level . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 4.10. PLL Performance . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 4.11. RESET/DSPLL Calibration . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 4.12. Clock Disable . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 4.13. Data Squelch . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 4.14. Device Grounding . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 4.15. Bias Generation Circuitry . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 4.16. Voltage Regulator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 4.17. Differential Input Circuitry . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 4.18. Differential Output Circuitry . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 5. Pin Descriptions: Si5017 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .19 6. Ordering Guide . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 7. Package Outline . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23 Document Change List . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .24 Contact Information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .26 3 Rev. 1.4 Page ...

Page 4

... Si5017 1. Detailed Block Diagram LOS BER_LVL Signal LOS_LVL Detect DIN+ Limiting Amp Detector DIN+ Slicing SLICE_LVL Control REFCLK± (optional) Bias REXT Generation 4 LTR BER_ALM BER Monitor Phase A/D DSP VCO n Lock Detection Rev. 1.4 DSQLCH DOUT+ Retime DOUT– CLKOUT+ CLK Dividers CLKOUT– ...

Page 5

... All minimum and maximum specifications are guaranteed and apply across the recommended operating conditions. Typical values apply at nominal supply voltages and an operating temperature of 25 °C unless otherwise stated. 2. The Si5017 specifications are guaranteed when using the recommended application circuit (including component tolerance) of the "Typical Application Schematic" on page 11. ...

Page 6

... Si5017 DOUT, CLKOUT Figure 3. DOUT and CLKOUT Rise/Fall Times RESET/Cal LOL DATAIN LOL DATAIN LOS Figure 4. PLL Acquisition Time t LOS Figure 5. LOS Response Time Rev. 1.4 80% 20% LOS Threshold Level ...

Page 7

... Si5017 Table 2. DC Characteristics (V = 3.3 V ±5 – ° Parameter 1 Supply Current FEC (2.7 Gbps) OC-48 Power Dissipation FEC (2.7 Gbps) OC-48 Common Mode Input Voltage (DIN) Common Mode Input Voltage (REFCLK) DIN Single-ended Input Voltage Swing DIN Differential Input Voltage Swing REFCLK Single-ended Input Voltage Swing ...

Page 8

... Si5017 Table 3. AC Characteristics (Clock and Data 3.3 V ±5 – ° Parameter Output Clock Rate Output Clock Rise Time Output Clock Fall Time Output Clock Duty Cycle Output Data Rise Time Output Data Fall Time Clock to Data Delay FEC (2.7 Gbps) ...

Page 9

... Si5017 Table 4. AC Characteristics (PLL Characteristics) (V =3.3 V ±5 – ° Parameter Jitter Tolerance (OC-48)* * RMS Jitter Generation * Peak-to-Peak Jitter Generation * Jitter Transfer Bandwidth * Jitter Transfer Peaking Acquisition Time (Reference clock applied) Acquisition Time (Reference-less operation) Reference Clock Range See Table 7 on page 13. ...

Page 10

... Si5017 Table 5. Absolute Maximum Ratings Parameter DC Supply Voltage LVTTL Input Voltage Differential Input Voltages Maximum Current any output PIN Operating Junction Temperature Storage Temperature Range ESD HBM Tolerance (100 pf, 1.5 k Ω ) Note: Permanent device damage may occur if the above Absolute Maximum Ratings are exceeded. Functional operation should be restricted to the conditions as specified in the operational sections of this data sheet ...

Page 11

... Indicator Control Inputs Loss-of-Lock Indicator DIN+ DIN– Si5017 REFCLK+ CLKOUT+ REFCLK– CLKOUT– 100 kΩ VDD (1%) 0.1 µF Data Slice Level Set Bit Error Rate Level Set Rev. 1.4 Si5017 Indicator DOUT+ Recovered Data DOUT– Recovered Clock 11 ...

Page 12

... DSPLL, minimizes the acquisition time, and maintains a stable output clock (CLKOUT) when lock-to-reference (LTR) is asserted. When the reference clock is present, the Si5017 uses the reference clock to center the VCO output frequency so that clock and data are recovered from the input data stream ...

Page 13

... This produces a stable output clock as long as supply 128 and temperature are constant. 4.7. Loss-of-Signal (LOS) 32 The Si5017 indicates a loss-of-signal condition on the 16 LOS output pin when the input peak-to-peak signal level on DIN falls below an externally controlled threshold. The LOS threshold range is specified in Table 3 and is set by applying a voltage on the LOS_LVL pin ...

Page 14

... LOS hysteresis is recommended to minimize any undesirable LOS signal toggling. Figure 7 illustrates a simple circuit that may be used to set a fixed level of LOS signal hysteresis for the Si5017 CDR. The value of R1 may be chosen to provide a range of hysteresis from where a nominal value of 800 Ω adjusts the hysteresis level to approximately 6 dB. Use a value of 500 Ω ...

Page 15

... Device Grounding Slope The Si5017 uses the GND pad on the bottom of the 28- pin micro leaded package (QFN) for device ground. This pad should be connected directly to the analog supply ground. See Figure 15 on page 19 and Figure 16 on page 23 for the ground (GND) pad location ...

Page 16

... Si5017 4.17. Differential Input Circuitry The Si5017 provides differential inputs for both the high-speed data (DIN) and the reference clock (REFCLK) inputs. An example termination for these inputs is shown in Figures 10 and 11, respectively. In applications where direct dc coupling is possible, the 0.1 µF capacitors may be omitted. (LOS operation is only guaranteed when ac coupled ...

Page 17

... Figure 13. Single-Ended Input Termination for DIN (ac coupled) 17 Si5017 2.5 V (±5%) 2.5 kΩ Ω RFCLK + 10 kΩ 2.5 kΩ 50 Ω RFCLK – 10 kΩ 0.1 µF GND Si5017 2.5 V (±5 Ω DIN+ 50 Ω Ω 100 50 Ω DIN– 0.1 µF Rev. 1.4 5 kΩ 7.5 kΩ GND ...

Page 18

... Si5017 4.18. Differential Output Circuitry The Si5017 utilizes a CML architecture to output both the recovered clock (CLKOUT) and data (DOUT). An example of output termination with ac coupling is shown in Figure 14. In applications in which direct dc coupling is possible, the 0.1 µF capacitors may be omitted. The differential peak-to-peak voltage swing of the CML architecture is specified in Table 2 on page 7 ...

Page 19

... REFCLK– DOUT– TDI LOL Figure 15. Si5017 Pin Configuration Table 8. Si5017 Pin Descriptions I/O Signal Level 3.3 V Supply Voltage. Nominally 3 LOS Level Control. The LOS threshold is set by the input voltage level applied to this pin. Figure 6 on page 13 shows the input setting to output threshold mapping ...

Page 20

... Si5017 Table 8. Si5017 Pin Descriptions (Continued) Pin # Pin Name 7 LOL 8 LTR 9 LOS 10 DSQLCH 12 DIN+ 13 DIN– 15 GND 16 DOUT– 17 DOUT+ 19 RESET/CAL 20 REXT 20 I/O Signal Level O LVTTL Loss-of-Lock. This output is driven low when the recovered clock frequency deviates from the reference clock by the amount specified in Table 4 on page 9 ...

Page 21

... Table 8. Si5017 Pin Descriptions (Continued) Pin # Pin Name I/O 22 CLKOUT– 23 CLKOUT+ 24 CLKDSBL 26 BER_LVL 27 BER_ALM 28 NC GND Pad GND Signal Level O CML Differential Clock Output. The output clock is recovered from the data signal present on DIN except when LTR is asserted or the LOL state has been entered. ...

Page 22

... Si5017 6. Ordering Guide Part Number Package Si5017-X-GM 28-Lead QFN 1. “X” denotes product revision. 2. Add an “R” at the end of the device to denote tape and reel option; 2500 quantity per reel. 22 Voltage Lead-Free Temperature 3.3 Yes Rev. 1.4 – °C ...

Page 23

... Package Outline Figure 16 illustrates the package details for the Si5017. Table 9 lists the values for the dimensions shown in the illustration D TOP VIEW Figure 16. 28-Lead Quad Flat No-Lead (QFN θ C SEATING PLANE ...

Page 24

... Si5017 OCUMENT HANGE IST Revision 0.1 to Revision 1.0 Added Figure 4, “PLL Acquisition Time,” on page 6. Table 2 on page 7 Added FEC (2.7 GHz) Supply Current Updated values: Supply Current Added FEC (2.7 GHz) Power Dissipation Updated values: Power Dissipation Updated values: Common Mode Input Voltage ...

Page 25

... N : OTES Rev. 1.4 Si5017 25 ...

Page 26

... Si5017 C I ONTACT NFORMATION Silicon Laboratories Inc. 4635 Boston Lane Austin, TX 78735 Tel: 1+(512) 416-8500 Fax: 1+(512) 416-9669 Toll Free: 1+(877) 444-3032 Email: HighSpeed@silabs.com Internet: www.silabs.com The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. ...

Related keywords