CS43122-KS CIRRUS [Cirrus Logic], CS43122-KS Datasheet - Page 16

no-image

CS43122-KS

Manufacturer Part Number
CS43122-KS
Description
122dB, 24-Bit, 192kHz DAC for Digital Audio
Manufacturer
CIRRUS [Cirrus Logic]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS43122-KS
Manufacturer:
ST
0
Part Number:
CS43122-KSEP
Manufacturer:
CIRRUS
Quantity:
20 000
Part Number:
CS43122-KSZ
Manufacturer:
CIRRUS
Quantity:
20 000
MCLK
SCLK
LRCK
SDATA
16
10
12
13
11
Master Clock
512x or 768x the input sample rate in Operational Mode 0; either 128x, 192x 256x
or 384x the input sample rate in Operational Mode 1 ; or 64x, 96x 128x or 192x the
input sample rate in Operational Mode 2 . Tables 4-6 illustrate the standard audio
sample rates and the required master clock frequencies.
Serial Clock (Input) - Clocks individual bits of serial data into the SDATA pin. The
required relationship between the Left/Right clock, serial clock and serial data is
defined by either the Mode Control Byte in Control Port Mode or the M0 - M4 pins
in Hardware Mode. The options are detailed in Figures 20-23.
Left/Right Clock (Input) - The Left/Right clock determines which channel is cur-
rently being input on the serial audio data input, SDATA. The frequency of the
Left/Right clock must be at the input sample rate. Audio samples in Left/Right
sample pairs will be simultaneously output from the digital-to-analog converter
whereas Right/Left pairs will exhibit a one sample period difference. The required
relationship between the Left/Right clock, serial clock and serial data is defined by
the Mode Control Byte and the options are detailed in Figures 20-23.
Serial Audio Data (Input) - Two’s complement MSB-first serial data is input on
this pin. The data is clocked into SDATA via the serial clock and the channel is
determined by the Left/Right clock. The required relationship between the
Left/Right clock, serial clock and serial data is defined by the Mode Control Byte
and the options are detailed inin Figures 20-23.
Sample Rate
Sample Rate
Sample Rate
Table 3. Operational Mode 2 (95 to 200 kHz sample rates) Common Clock
Table 2. Operational Mode 1 (45 to 105 kHz sample rates) Common Clock
176.4
(kHz)
(kHz)
(kHz)
44.1
Table 1. Operational Mode 0 (16 to 55 kHz sample rates) Common Clock
88.2
192
32
48
48
64
96
( Input ) -
12.2880
12.2880
11.2896
12.2880
11.2896
11.2896
8.1920
6.1440
8.1920
256x
128x
64x
The master clock frequency must be either 256x, 384x,
Frequencies
Frequencies
Frequencies
12.2880
16.9344
18.4320
12.2880
16.9344
18.4320
16.9344
18.4320
8.1920
384x
192x
96x
MCLK (MHz)
MCLK (MHz)
MCLK (MHz)
16.3840
22.5792
24.5760
12.2880
16.3840
22.5792
24.5760
22.5792
24.5760
512x
256x
128x
CS43122
33.8688
36.8640
24.5760
33.8688
36.8640
16.3840
24.5760
33.8688
36.8640
192x
768x
384x

Related parts for CS43122-KS