PCF8576C Philips Semiconductors, PCF8576C Datasheet - Page 20

no-image

PCF8576C

Manufacturer Part Number
PCF8576C
Description
Universal LCD driver for low multiplex rates
Manufacturer
Philips Semiconductors
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PCF8576CF
Manufacturer:
PHILTPS
Quantity:
20 000
Part Number:
PCF8576CH
Manufacturer:
PHILIPS
Quantity:
22 164
Part Number:
PCF8576CH/1
Manufacturer:
NXP
Quantity:
12 000
Part Number:
PCF8576CH/1
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
PCF8576CH/1,118
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
PCF8576CH/1,157
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
PCF8576CH/F1
Manufacturer:
PHI
Quantity:
10
Part Number:
PCF8576CH/F1
Manufacturer:
PHILIPS/飞利浦
Quantity:
20 000
Part Number:
PCF8576CHL
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
PCF8576CHL/1
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
PCF8576CHL/1
0
Part Number:
PCF8576CHL/1,118
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
PCF8576CHL/1,157
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
PCF8576CHL1
Manufacturer:
NICHICON
Quantity:
5 503
Part Number:
PCF8576CT
Manufacturer:
NXP
Quantity:
3
Part Number:
PCF8576CT/1
0
Company:
Part Number:
PCF8576CT/1
Quantity:
15 000
Philips Semiconductors
7
The I
between different ICs or modules. The two lines are a
serial data line (SDA) and a serial clock line (SCL). Both
lines must be connected to a positive supply via a pull-up
resistor when connected to the output stages of a device.
Data transfer may be initiated only when the bus is not
busy.
7.1
One data bit is transferred during each clock pulse.
The data on the SDA line must remain stable during the
HIGH period of the clock pulse as changes in the data line
at this time will be interpreted as a control signal.
7.2
Both data and clock lines remain HIGH when the bus is not
busy. A HIGH-to-LOW transition of the data line, while the
clock is HIGH is defined as the START condition (S).
A LOW-to-HIGH transition of the data line while the clock
is HIGH is defined as the STOP condition (P).
7.3
A device generating a message is a ‘transmitter’, a device
receiving a message is the ‘receiver’. The device that
controls the message is the ‘master’ and the devices which
are controlled by the master are the ‘slaves’.
7.4
The number of data bytes transferred between the START
and STOP conditions from transmitter to receiver is
unlimited. Each byte of eight bits is followed by an
acknowledge bit. The acknowledge bit is a HIGH level
signal put on the bus by the transmitter during which time
the master generates an extra acknowledge related clock
pulse. A slave receiver which is addressed must generate
an acknowledge after the reception of each byte. Also a
master receiver must generate an acknowledge after the
reception of each byte that has been clocked out of the
slave transmitter. The device that acknowledges must
pull-down the SDA line during the acknowledge clock
pulse, so that the SDA line is stable LOW during the HIGH
period of the acknowledge related clock pulse (set-up and
hold times must be taken into consideration). A master
receiver must signal an end of data to the transmitter by
not generating an acknowledge on the last byte that has
been clocked out of the slave. In this event the transmitter
must leave the data line HIGH to enable the master to
generate a STOP condition.
1998 Jul 30
Universal LCD driver for low multiplex
rates
CHARACTERISTICS OF THE I
2
C-bus is for bidirectional, two-line communication
Bit transfer (see Fig.12)
Start and stop conditions (see Fig.13)
System configuration (see Fig.14)
Acknowledge (see Fig.15)
2
C-BUS
20
7.5
The PCF8576C acts as an I
not initiate I
master receiver. The only data output from the PCF8576C
are the acknowledge signals of the selected devices.
Device selection depends on the I
on the transferred command data and on the hardware
subaddress.
In single device application, the hardware subaddress
inputs A0, A1 and A2 are normally tied to V
defines the hardware subaddress 0. In multiple device
applications A0, A1 and A2 are tied to V
accordance with a binary coding scheme such that no two
devices with a common I
same hardware subaddress.
In the power-saving mode it is possible that the PCF8576C
is not able to keep up with the highest transmission rates
when large amounts of display data are transmitted. If this
situation occurs, the PCF8576C forces the SCL line LOW
until its internal operations are completed. This is known
as the ‘clock synchronization feature’ of the I
serves to slow down fast transmitters. Data loss does not
occur.
7.6
To enhance noise immunity in electrically adverse
environments, RC low-pass filters are provided on the
SDA and SCL lines.
7.7
Two I
reserved for the PCF8576C. The least significant bit of the
slave address that a PCF8576C will respond to is defined
by the level tied at its input SA0 (pin 10). Therefore, two
types of PCF8576C can be distinguished on the same
I
1. Up to 16 PCF8576Cs on the same I
2. The use of two types of LCD multiplex on the same
The I
initiated with a START condition (S) from the I
master which is followed by one of the two PCF8675C
slave addresses available. All PCF8576Cs with the
corresponding SA0 level acknowledge in parallel with the
slave address but all PCF8576Cs with the alternative SA0
level ignore the whole I
2
C-bus which allows:
large LCD applications.
I
2
2
2
C-bus.
C-bus protocol is shown in Fig.16. The sequence is
C-bus slave addresses (0111000 and 0111001) are
PCF8576C I
Input filters
I
2
C-bus protocol
2
C-bus transfers or transmit data to an I
2
C-bus controller
2
C-bus transfer.
2
C-bus slave address have the
2
C-bus slave receiver. It does
2
C-bus slave address,
Product specification
PCF8576C
2
SS
C-bus for very
or V
SS
2
C-bus and
2
which
C-bus
DD
in
2
C-bus

Related parts for PCF8576C