78Q2123CGV/F TERIDIAN [Teridian Semiconductor Corporation], 78Q2123CGV/F Datasheet - Page 18

no-image

78Q2123CGV/F

Manufacturer Part Number
78Q2123CGV/F
Description
10/100BASE-TX Transceiver
Manufacturer
TERIDIAN [Teridian Semiconductor Corporation]
Datasheet
MR16: Vendor Specific Register (continued)
MR17: Interrupt Control/Status Register
The Interrupt Control/Status Register provides the means for controlling and observing the events, which trigger
an interrupt on the INTR pin. This register can also be used in a polling mode via the MII Serial Interface as a
means to observe key events within the PHY via one register address. Bits 0 through 7 are status bits, which are
each set to logic one based upon an event. These bits are cleared after the register is read. Bits 8 through 15 of
this register, when set to logic one, enable their corresponding bit in the lower byte to signal an interrupt on the
INTR pin. The assertion level of this interrupt signal output on the INTR pin can be set via the MR16.14 (INPOL)
bit.
Page: 18 of 42
17.15
17.14
17.13
17.12
17.11
17.10
16.1
16.0
17.9
17.8
17.7
17.6
17.5
17.4
BIT
BIT
SYMBOL
PCSBP
RXCC
JABBER_IE
RFAULT_IE
LS-CHG_IE
LP-ACK_IE
RXER_INT
COMP_IE
SYMBOL
RXER_IE
PRX_INT
PDF_INT
JAB_INT
PRX_IE
PDF_IE
ANEG-
TYPE DEFAULT DESCRIPTION
R/W
R/W
TYPE DEFAULT DESCRIPTION
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
RC
RC
RC
RC
0
0
0
0
0
0
0
0
0
0
0
0
0
0
PCS Bypass Mode: When set, the 100Base-TX PCS and scrambling/
descrambling functions are bypassed. Scrambled 5-bit code groups for
transmission are applied to the TX_ER, TXD3-0 pins and received on
the RX_ER, RXD3-0 pins. The RX_DV and TX_EN signals are not
valid in this mode. PCSBP mode is valid only when 100Base-TX mode
is enabled and auto-negotiation is disabled.
Receive Clock Control:
mode. When set to ‘1’, the RX_CLK signal will be held low when there
is no data being received (to save power). The RX_CLK signal will
restart 1 clock cycle before the assertion of RX_DV and will be shut off
64 clock cycles after RX_DV goes low.
loopback mode is enabled (MR0.14 is high). This bit should be kept at
logic zero when PCS Bypass mode is used.
©
2009 Teridian Semiconductor Corporation
Jabber Interrupt Enable
Receive Error Interrupt Enable
Page Received Interrupt Enable
Parallel Detect Fault Interrupt Enable
Link Partner Acknowledge Interrupt Enable
Link Status Change Interrupt Enable
Remote Fault Interrupt Enable
Auto-Negotiation Complete Interrupt Enable
Jabber Interrupt: This bit is set high when a Jabber event is
detected by the 10Base-T circuitry.
Receive Error Interrupt: This bit is set high when the RX_ER
signal transitions high.
Page Received Interrupt: This bit is set high when a new page
has been received from the link partner during auto-negotiation.
Parallel Detect Fault Interrupt: This bit is set high by the auto-
negotiation logic when a parallel detect fault condition is
indicated.
This function is valid only in 100Base-TX
10/100BASE-TX Transceiver
RXCC is disabled when
Rev 1.5

Related parts for 78Q2123CGV/F