AS7C1026-12 ALSC [Alliance Semiconductor Corporation], AS7C1026-12 Datasheet - Page 2

no-image

AS7C1026-12

Manufacturer Part Number
AS7C1026-12
Description
5V/3.3V 64Kx6 CMOS SRAM
Manufacturer
ALSC [Alliance Semiconductor Corporation]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AS7C1026-12JC
Manufacturer:
ATMEL
Quantity:
1 000
Part Number:
AS7C1026-12JI
Manufacturer:
ATMEL
Quantity:
5 530
Functional description
The AS7C1026 and AS7C31026 are high-performance CMOS 1,048,576-bit Static Random Access Memory (SRAM) devices
organized as 65,536 words x 16 bits. They are designed for memory applications where fast data access, low power, and simple
interfacing are desired.
Equal address access and cycle times (t
are ideal for high-performance applications.
When CE is high the devices enter stanby mode. The AS7C1026 is guaranteed not to exceed 28 mW power consumption in
CMOS standby mode. The devices also offer 2.0V data retention.
A write cycle is accomplished by asserting write enable (WE) and chip enable (CE). Data on the input pins I/O0–I/O15 is
written on the rising edge of WE (write cycle 1) or CE (write cycle 2). To avoid bus contention, external devices should drive I/
O pins only after outputs have been disabled with output enable (OE) or write enable (WE).
A read cycle is accomplished by asserting output enable (OE) and chip enable (CE), with write enable (WE) high. the chips drive
I/O pins with the data word referenced by the input address. When either chip enable or output enable is inactive, or write
enable is active, output drivers stay in high-impedance mode.
The devices provide multiple center power and ground pins, and separate byte enable controls, allowing individual bytes to be
written and read. LB controls the lower bits, I/O0–I/O7, and UB controls the higher bits, I/O8–I/O15.
All chip inputs and outputs are TTL-compatible, and operation is from a single 5V supply (AS7C1026) or 3.3V supply
(AS7C31026). the device is packaged in common industry standard packages. Chip scale BGA packaging, easy to use in
manufacturing, provides the smallest possible footprint. This 48-ball JEDEC-registered package has a ball pitch of 0.75 mm and
external dimensions of 8 mm × 6 mm.
Absolute maximum ratings
Note: Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stre ss rating only and func-
tional operation of the device at these or any other conditions outside those indicated in the operational sections of this spec ification is not implied. Exposure
to absolute maximum rating conditions for extended periods may affect reliability.
Truth table
AS7C1026
AS7C31026
Voltage on V
Voltage on any pin relative to GND
Power dissipation
Storage temperature (plastic)
Ambient temperature with VCC applied
DC current into outputs (low)
2
CE
H
L
L
L
L
L
CC
relative to GND
WE
H
H
H
X
L
L
Parameter
OE
X
X
X
L
L
L
AA
ALLIANCE SEMICONDUCTOR
, t
LB
X
H
L
L
L
L
RC
AS7C31026
AS7C1026
, t
WC
) of 10/12/15/20 ns with output enable access times (t
UB
X
H
H
L
L
L
Symbol
T
I
T
OUT
V
V
V
P
I/O0–I/O7
bias
stg
t1
t1
t2
D
High Z
High Z
D
D
D
D
OUT
OUT
®
IN
IN
I/O8–I/O15
–0.50
–0.50
–0.50
Min
–65
–55
High Z
High Z
High Z
D
D
D
OUT
OUT
IN
V
Write I/O0–I/O15 (I
Read I/O8–I/O15 (I
Read I/O0–I/O15 (I
Write I/O0–I/O7 (I
CC
Read I/O0–I/O7 (I
+150
+125
+7.0
+5.0
Max
Standby (I
1.0
20
+0.50
OE
Mode
DID 11-20011-A. 5/22/00
) of 5/6/8/10 ns
SB
), I
SBI
Unit
CC
mA
)
CC
W
CC)
CC
V
V
V
CC
C
C
)
)
)
)

Related parts for AS7C1026-12