GM71C17400C Hynix Semiconductor, GM71C17400C Datasheet

no-image

GM71C17400C

Manufacturer Part Number
GM71C17400C
Description
4/194/304 WORDS x 4 BIT CMOS DYNAMIC RAM
Manufacturer
Hynix Semiconductor
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
GM71C17400CJ-6
Manufacturer:
HY
Quantity:
9
Part Number:
GM71C17400CJ6
Manufacturer:
NEC
Quantity:
121
Part Number:
GM71C17400CJ6
Manufacturer:
HYUNDAI
Quantity:
20 000
Part Number:
GM71C17400CT6
Manufacturer:
HYUNDAI
Quantity:
3 483
Rev 0.1 / Apr’01
Description
generation dynamic RAM organized 4,194,304
words x 4 bit. GM71C(S)17400C/CL has
realized higher density, higher performance and
various functions by utilizing advanced CMOS
process technology. The GM71C(S)17400C/CL
offers Fast Page Mode as a high speed access
mode. Multiplexed address inputs permit the
GM71C(S)17400C/CL to be packaged in a
standard 300 mil 24(26) pin SOJ, and a standard
300 mil 24(26) pin plastic TSOP II. The
package size provides high system bit densities
and is compatible with widely available
automated testing and insertion equipment.
System oriented features include single power
supply 5.0V+/-10% tolerance, direct interfacing
capability with high performance logic families
such as Schottky TTL.
Pin Configuration
The GM71C(S)17400C/CL is the new
RAS
I/O1
I/O2
A10
V
WE
V
NC
A0
A1
A2
A3
CC
CC
10
11
12
13
1
2
3
4
5
6
8
9
24(26) SOJ
26
25
24
23
22
21
19
18
17
16
15
14
V
I/O4
I/O3
CAS
OE
A9
A8
A7
A6
A5
A4
V
SS
SS
(Top View)
Features
* 4,194,304 Words x 4 Bit Organization
* Fast Page Mode Capability
* Single Power Supply (5.0V+/-10%)
* Fast Access Time & Cycle Time
* Low Power
* RAS Only Refresh, CAS before RAS Refresh,
* All inputs and outputs TTL Compatible
* 2048 Refresh Cycles/32ms
* 2048 Refresh Cycles/128ms (L-version)
* Battery backup operation (L-version)
* Test function : 16bit parallel test mode
Active : 660/605/550mW (MAX)
Standby : 11mW (CMOS level : MAX)
Hidden Refresh Capability
GM71C(S)17400C/CL-5
GM71C(S)17400C/CL-6
GM71C(S)17400C/CL-7
RAS
I/O1
I/O2
: 0.83mW (L-version : MAX)
A11
A10
V
WE
V
A0
A1
A2
A3
CC
CC
GM71C(S)17400C/CL
10
11
12
13
24(26) TSOP II
1
2
3
4
5
6
8
9
4,194,304 WORDS x 4 BIT
CMOS DYNAMIC RAM
t
RAC
50
60
70
26
25
24
23
22
21
19
18
17
16
15
14
t
13
15
18
CAC
V
I/O4
I/O3
CAS
OE
A9
A8
A7
A6
A5
A4
V
SS
SS
110
130
t
90
RC
(Unit: ns)
t
35
40
45
PC

Related parts for GM71C17400C

GM71C17400C Summary of contents

Page 1

Description The GM71C(S)17400C/CL is the new generation dynamic RAM organized 4,194,304 words x 4 bit. GM71C(S)17400C/CL has realized higher density, higher performance and various functions by utilizing advanced CMOS process technology. The GM71C(S)17400C/CL offers Fast Page Mode as a high ...

Page 2

Pin Description Pin A0-A10 Address Inputs A0-A10 Refresh Address Inputs I/O1-I/O4 Data Input/Data Output RAS Row Address Strobe CAS Column Address Strobe Ordering Information Type No. GM71C(S)17400CJ/CLJ-5 GM71C(S)17400CJ/CLJ-6 GM71C(S)17400CJ/CLJ-7 GM71C(S)17400CT/CLT-5 GM71C(S)17400CT/CLT-6 GM71C(S)17400CT/CLT-7 Absolute Maximum Ratings* Symbol T Ambient Temperature under ...

Page 3

DC Electrical Characteristics (V Symbol V Output Level OH Output "H" Level Voltage (I V Output Level OL Output "L" Level Voltage (I I Operating Current CC1 Average Power Supply Operating Current (RAS, CAS Cycling I Standby Current (TTL) CC2 ...

Page 4

Capacitance (V = 5.0V+/-10 Symbol C Input Capacitance (Address Input Capacitance (Clocks Output Capacitance (Data-In/Out) I/O Note: 1. Capacitance measured with Boonton Meter or effective capacitance measuring method. 2. CAS = V to disable ...

Page 5

Read Cycle Symbol Parameter t Access Time from RAS RAC t Access Time from CAS CAC t Access Time from Address AA t Access Time from OE OAC t Read Command Setup Time RCS t Read Command Hold Time to ...

Page 6

Read- Modify-Write Cycle Symbol Parameter t Read-Modify-Write Cycle Time RWC t RAS to WE Delay Time RWD t CAS to WE Delay Time CWD t Column Address to WE Delay Time AWD t OE Hold Time from WE OEH Refresh ...

Page 7

Fast Page Mode Read-Modify-Write Cycle Symbol Parameter t Fast Page Mode Read-Modify-Write PRWC Cycle Time t WE Delay Time from CAS Precharge CPW 19 Test Mode Cycle Symbol Parameter t Test Mode WE Setup Time WTS t Test Mode WE ...

Page 8

Notes Measurements assume initial pause of 200us is required after power up followed by a minimum of eight initialization cycles (any combination of cycles containing RAS-only refresh or CAS-before- RAS refresh). If the internal refresh ...

Page 9

In delayed write or read-modify-write cycles, OE must disable output buffer prior to applying data to the device. After RAS is reset impedance < t OEH CWL 19. The 16M DRAM offers a 16-bit time ...

Page 10

Package Dimension 24(26) SOJ 0.661(16.80) MIN 0.669(17.00) MAX 0.050(1.27) TYP 0.015(0.38) MIN 0.020(0.50) MAX 24(26) TSOP (TYPE II) 0.670(17.04) MIN 0.678(17.24) MAX 0.012(0.30) MIN 0.020(0.50) MAX Rev 0.1 / Apr’01 0.128(3.25) MIN 0.147(3.75) MAX 0.026(0.66) MIN 0.032(0.81) MAX 0.037(0.95) MIN ...

Related keywords