CH5001A-L ETC1 [List of Unclassifed Manufacturers], CH5001A-L Datasheet - Page 28

no-image

CH5001A-L

Manufacturer Part Number
CH5001A-L
Description
CMOS COLOR DIGITAL VIDEO CAMERA
Manufacturer
ETC1 [List of Unclassifed Manufacturers]
Datasheet
CHRONTEL
Bits 0-2 of the ASE register control the speed of the auto-shutter loop. Values of 0-4 are valid.
Bits 3-4 of the ASE register are reserved, and should be left at their default value.
Bit 5 of the ASE register enables the autoshutter algorithm to adjust the gain of the programmable sample and hold.
A 1 in this location allows the autoshutter algorithm to control this gain. A zero in this location disables the
autoshutter algorithm from controlling this value, and allows bits 2-0 of register PSHG (17H) to control the gain.
Bit 6 of the ASE register enables the autoshutter algorithm to adjust the black level (bias) of the readout signal prior
to A/D conversion. A 1 in this location allows the autoshutter algorithm to control the black level. A 0 in this
location disables the autoshutter algorithm from controlling this value and allows bits 7-0 of register BCLMP (18H)
to control the black level.
Bit 7 of the ASE register enables the autoshutter algorithm to adjust the shutter duration. A 1 in this location allows
the autoshutter algorithm to control the shutter. A zero in this location disables the autoshutter algorithm from
controlling this value and allows registers ESLE, ESLH and ESLL to control the shutter duration.
Auto-Shutter Window / Input Control
Bits 0, 1, 2 and 3 of the ASW register determine the active window that is used to operate the autoshutter algorithm.
There are 16 possible windows, which are shown in Figure 11. The default value of these bits can be set using the
PUD [3:0] inputs. This allows the backlight compensation window to be set without using IIC control.
Bit 4 of the ASW register enables the selected window to be highlighted in the image which is output from the
CH5001. All image outside of the window will be reduced in amplitude.
Bits 5 and 6 of the ASW register determine which data is input to the autoshutter algorithm, according to Table 13.
28
BIT:
SYMBOL:
TYPE:
DEFAULT:
BIT:
SYMBOL:
TYPE:
DEFAULT:
ASSE
R/W
7
1
7
0
Figure 11: ASW Register Possible Windows
ASME
ASBE
R/W
R/W
6
1
6
1
1
4
7
ASCSC
ASGE
R/W
R/W
5
5
0
1
2
5
8
Reserved
3
6
9
ASWD
R/W
R/W
4
4
0
0
Reserved
PUD3*
ASW3
R/W
R/W
3
3
0
ASSPD2
PUD2*
ASW2
R/W
R/W
2
2
1
201-0000-032 Rev 3.0, 6/2/99
Address:1Dh
Bits:8
Symbol:ASW
Address:1Eh
Bits:7
ASSPD1
PUD1*
ASW1
R/W
R/W
1
1
0
13
14
15
CH5001A
ASSPD0
PUD0*
ASW0
R/W
R/W
0
0
0

Related parts for CH5001A-L