MAX1203BCAP-T Maxim Integrated, MAX1203BCAP-T Datasheet - Page 11

no-image

MAX1203BCAP-T

Manufacturer Part Number
MAX1203BCAP-T
Description
Analog to Digital Converters - ADC
Manufacturer
Maxim Integrated
Datasheet

Specifications of MAX1203BCAP-T

Number Of Channels
8/4
Architecture
SAR
Conversion Rate
133 KSPs
Resolution
12 bit
Input Type
Single-Ended/Differential
Snr
71 dB
Interface Type
4-Wire (SPI, Microwire, TMS320)
Operating Supply Voltage
4.75 V to 5.25 V
Maximum Operating Temperature
+ 70 C
Mounting Style
SMD/SMT
Package / Case
SSOP-20
Maximum Power Dissipation
640 mW
Minimum Operating Temperature
0 C
Number Of Converters
1
Voltage Reference
4.096 V
The ADC’s input tracking circuitry has a 4.5MHz
small-signal bandwidth. Therefore it is possible to digi-
tize high-speed transient events and measure periodic
signals with bandwidths exceeding the ADC’s sampling
rate by using undersampling techniques. To avoid
high-frequency signals being aliased into the frequency
band of interest, anti-alias filtering is recommended.
Internal protection diodes, which clamp the analog
inputs to V
swing from (V
age. However, for accurate conversions near full scale,
the inputs must not exceed V
be lower than V
If the analog input exceeds 50mV beyond the sup-
plies, do not forward bias the protection diodes of
off-channels more than 2mA.
The full-scale input voltage depends on the voltage at
REF (Tables 1a and 1b).
Use the circuit of Figure 5 to quickly evaluate the
MAX1202/MAX1203’s analog performance. The
MAX1202/MAX1203 require a control byte to be written
to DIN before each conversion. Tying DIN to +3V feeds
in control byte $FF hex, which triggers single-ended
unipolar conversions on CH7 in external clock mode
Table 1a. Unipolar Full Scale and Zero
Scale
* A = 1.68 for the MAX1202, 1.64 for the MAX1203.
REFERENCE
Internal
External
Analog Input Range and Input Protection
at REFADJ
at REF
DD
SS
and V
SS
- 0.3V) to (V
______________________________________________________________________________________
by 50mV.
SS
, allow the analog input pins to
SCALE
ZERO
0V
0V
0V
DD
DD
by more than 50mV, or
+ 0.3V) without dam-
5V, 8-Channel, Serial, 12-Bit ADCs
Input Bandwidth
Quick Look
FULL SCALE
V
REFADJ
+4.096V
V
REF
x A*
with 3V Digital Interface
without powering down between conversions. In exter-
nal clock mode, the SSTRB output pulses high for one
clock period before the most significant bit of the 12-bit
conversion result shifts out of DOUT. Varying the ana-
log input to CH7 alters the sequence of bits from
DOUT. A total of 15 clock cycles per conversion is
required. All SSTRB and DOUT output transitions occur
on SCLK’s falling edge.
Clocking a control byte into DIN starts conversion on
the MAX1202/MAX1203. With CS low, each rising edge
on SCLK clocks a bit from DIN into the MAX1202/
MAX1203’s internal shift register. After CS falls, the first
logic “1” bit defines the control byte’s MSB. Until this
first “start” bit arrives, any number of logic “0” bits can
be clocked into DIN with no effect. Table 2 shows the
control-byte format.
The MAX1202/MAX1203 are fully compatible with
SPI/MICROWIRE devices. For SPI, select the correct
clock polarity and sampling edge in the SPI control reg-
isters: set CPOL = 0 and CPHA = 0. MICROWIRE and
SPI both transmit and receive a byte at the same time.
Using the Typical Operating Circuit , the simplest soft-
ware interface requires only three 8-bit transfers to per-
form a conversion (one 8-bit transfer to configure the
ADC, and two more 8-bit transfers to clock out the
12-bit conversion result).
Table 1b. Bipolar Full Scale, Zero Scale,
and Negative Full Scale
* A = 1.68 for the MAX1202, 1.64 for the MAX1203.
Internal
External
REFERENCE
at
REFADJ
at REF
FULL SCALE
How to Start a Conversion
-1/2 V
NEGATIVE
-4.096V / 2
-1/2 V
x A*
REFADJ
REF
SCALE
ZERO
0V
0V
0V
FULL SCALE
+1/2 V
+4.096V / 2
+1/2 V
x A*
REFADJ
REF
11

Related parts for MAX1203BCAP-T