MAX1033BEUP/GG8 Maxim Integrated, MAX1033BEUP/GG8 Datasheet - Page 23

no-image

MAX1033BEUP/GG8

Manufacturer Part Number
MAX1033BEUP/GG8
Description
Analog to Digital Converters - ADC
Manufacturer
Maxim Integrated
Datasheet

Specifications of MAX1033BEUP/GG8

Number Of Channels
4/2
Architecture
SAR
Conversion Rate
115 KSPs
Resolution
14 bit
Input Type
Single-Ended/Differential
Snr
85 dB
Interface Type
SPI
Operating Supply Voltage
4.75 V to 5.25 V
Maximum Power Dissipation
879 mW
Number Of Converters
1
Voltage Reference
4.096 V
Figure 15. Analog Input Configuration Byte and Mode-Control Byte Timing
Figure 16. DOUT and SSTRB Timing
Table 7. Mode-Control Byte
BIT NUMBER
DOUT
SCLK
NOTE: SSTRB AND CS REMAIN LOW IN EXTERNAL CLOCK MODE (MODE 0).
DIN
CS
• User supplies one byte of SCLK, then drives CS
• After SSTRB transitions high, the user supplies
7
6
5
4
3
2
1
0
IMPEDANCE
high to relieve processor load while the ADC
converts
two bytes of SCLK and reads data at DOUT
t
t
DV
CSS
HIGH
t
DS
SSTRB
DOUT
SCLK
CS
START
t
SSCS
1
BIT NAME
HIGH IMPEDANCE
______________________________________________________________________________________
START
t
CL
M2
M1
M0
SEL2
1
0
0
0
t
CSS
ANALOG INPUT CONFIGURATION BYTE
SEL1
Multirange Inputs, Serial 14-Bit ADCs
t
DO
Start Bit. The first logic 1 after CS goes low defines the beginning of the mode-control byte.
Mode-Control Bits. M[2:0] select the mode of operation as shown in Table 8.
Bit 3 must be a logic 1 for the mode-control byte.
Bit 2 must be a logic 0 for the mode-control byte.
Bit 1 must be a logic 0 for the mode-control byte.
Bit 0 must be a logic 0 for the mode-control byte.
SEL0
MSB
t
CP
DIF/SGL
t
CH
R2
R1
8- and 4-Channel, ±3 x V
t
CSH
R0
t
t
8
DH
TR
IMPEDANCE
HIGH
The MAX1032/MAX1033’s fastest maximum throughput
rate is achieved operating in external clock mode.
SCLK controls both the acquisition and conversion of
the analog signal, facilitating precise control over when
the analog signal is captured. The analog input sam-
pling instant is at the falling edge of the 14th SCLK
(Figure 2).
Since SCLK drives the conversion in external clock
mode, the SCLK frequency should remain constant
while the conversion is clocked. The minimum SCLK
frequency prevents droop in the internal sampling
capacitor voltages during conversion.
SSTRB remains low in the external clock mode, and as a
result may be left unconnected if the MAX1032/
MAX1033 will always be used in the external clock mode.
t
CSPW
START
DESCRIPTION
1
M2
M1
MODE CONTROL BYTE
M0
External Clock Mode (Mode 0)
1
0
0
0
8
IMPEDANCE
REF
HIGH
23

Related parts for MAX1033BEUP/GG8