AT89LP51ED2-20JU Atmel, AT89LP51ED2-20JU Datasheet - Page 43

no-image

AT89LP51ED2-20JU

Manufacturer Part Number
AT89LP51ED2-20JU
Description
8-bit Microcontrollers - MCU 64KB 20MHz 2.4V-5.5V
Manufacturer
Atmel
Datasheet

Specifications of AT89LP51ED2-20JU

Rohs
yes
Core
8051
Processor Series
AT89x
Data Bus Width
8 bit
Maximum Clock Frequency
20 MHz
Program Memory Size
64 KB
Data Ram Size
256 B
On-chip Adc
Yes
Operating Supply Voltage
2.4 V to 5.5 V
Operating Temperature Range
- 40 C to + 85 C
Package / Case
PLCC-44
Mounting Style
SMD/SMT
Data Rom Size
4 KB
Interface Type
2-Wire, SPI, UART
Number Of Programmable I/os
36
Number Of Timers
3
Program Memory Type
Flash
Factory Pack Quantity
27

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT89LP51ED2-20JU
Manufacturer:
Atmel
Quantity:
10 000
6. System Clock
Figure 6-1.
Figure 6-2.
3714A–MICRO–7/11
XTAL1A
XTAL2A
XTAL1A
XTAL2A
XTAL1B
XTAL2B
INTERNAL
INTERNAL
8.0 MHz
8.0 MHz
OSC
OSC
AT89LP51RD2/ED2 Clock Subsystem Diagram
AT89LP51ID2 Clock Subsystem Diagram
The AT89LP51RD2/ED2 has a single system clock that is generated directly from one of three
selectable clock sources: on-chip crystal oscillator A in high or low power operation, external
clock source on XTAL1A, and the internal 8 MHz RC oscillator. A diagram of the clock subsys-
tem is shown in
shown in
clock, the AT89LP51ID2 device adds a second system clock source that is selectable from on-
chip low frequency crystal oscillator B in, external clock source on XTAL1B, and the internal 8
MHz RC oscillator. A diagram of this clock subsystem is shown in
selected by the Clock Source B User Fuses as shown in
also affects the start-up time after a POR, BOD or Power-down event (See
or
T h e A T 8 9 L P 5 1 R D 2 / E D 2 / I D 2 i n c l u d e s a X 1 / X 2 f e a t u r e f o r c o m p a t i b i l i t y w i t h
AT89C51RD2/ED2/ID2. This feature determines if the oscillator source is divided by two or not
to generate the system clock. The 8-bit system clock divider may be used to prescale the system
clock to reduce the operating frequency. In addition a 4-bit prescaler is available to change the
clocks of the peripherals.
“Power-down Mode” on page
÷128
0
1
2
3
0
1
2
3
0
1
2
3
Table 6-1
Timer 0 Subclock
Figure
÷2
(See
0
1
6-1. The clock source is selected by the Clock Source A User Fuses as
1
0
“User Configuration Fuses” on page
AT89LP51RD2/ED2/ID2 Preliminary
÷2
Timer 2
(EXTB or XTALB
only via T2 )
58).
DIVIDER
CLOCK
1
0
CKRL
8-BIT
DIVIDER
CLOCK
CKRL
8-BIT
1
0
SYSTEM CLOCK
(CLK
SYS
)
Table
PRESCALER
1
0
SYSTEM CLOCK
4-BIT
(CLK
190). In addition to this system
6-2. The choice of clock source
SYS
Figure
)
PRESCALER
4-BIT
6-2. Clock source B is
Timer 0
Timer 1
Timer 2
PCA
Watchdog
“Reset” on page 53
Timer 0
Timer 1
Timer 2
PCA
Watchdog
43

Related parts for AT89LP51ED2-20JU