LCMXO2-1200ZE-1TG144C Lattice, LCMXO2-1200ZE-1TG144C Datasheet - Page 71

no-image

LCMXO2-1200ZE-1TG144C

Manufacturer Part Number
LCMXO2-1200ZE-1TG144C
Description
FPGA - Field Programmable Gate Array 1280 LUTs 108 I/O 1.2V -1 SPD
Manufacturer
Lattice
Datasheet

Specifications of LCMXO2-1200ZE-1TG144C

Rohs
yes
Number Of Gates
1.2 K
Embedded Block Ram - Ebr
64 Kbit
Number Of I/os
108
Maximum Operating Frequency
104 MHz
Operating Supply Voltage
1.14 V to 3.465 V, 2.375 V to 3.465 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Package / Case
TQFP-144
Distributed Ram
10 Kbit
Minimum Operating Temperature
0 C
Operating Supply Current
56 uA
Factory Pack Quantity
60
User Flash Memory - Ufm
64 Kbit

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LCMXO2-1200ZE-1TG144C
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Part Number:
LCMXO2-1200ZE-1TG144CR1
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
sysCLOCK PLL Timing (Continued)
t
1. Period jitter sample is taken over 10,000 samples of the primary PLL output with a clean reference clock. Cycle-to-cycle jitter is taken over
2. Output clock is valid after t
3. Using LVDS output buffers.
4. CLKOS as compared to CLKOP output for one phase step at the maximum VCO frequency. See TN1199,
5. At minimum f
6. Maximum allowed jitter on an input clock. PLL unlock may occur if the input jitter exceeds this specification. Jitter on the input clock may be
7. Edge Duty Trim Accuracy is a percentage of the setting value. Settings available are 70 ps, 140 ps, and 280 ps in addition to the default
8. Jitter values measured with the internal oscillator operating. The jitter values will increase with loading of the PLD fabric and in the presence
ROTATE_WD
Parameter
1000 cycles. Phase jitter is taken over 2000 cycles. All values per JESD65B.
Design and Usage Guide
transferred to the output clocks, resulting in jitter measurements outside the output specifications listed in this table.
value of none.
of SSO noise.
PFD.
PHASESTEP Pulse Width
As the f
PFD
for more details.
LOCK
increases the time will decrease to approximately 60% the value listed.
for PLL reset and dynamic delay adjustment.
Descriptions
Over Recommended Operating Conditions
3-32
Conditions
DC and Switching Characteristics
MachXO2 Family Data Sheet
Min.
4
MachXO2 sysCLOCK PLL
Max.
VCO Cycles
Units

Related parts for LCMXO2-1200ZE-1TG144C