AT25020B-SSHL-B Atmel, AT25020B-SSHL-B Datasheet - Page 7

IC EEPROM 2KBIT 8SOIC

AT25020B-SSHL-B

Manufacturer Part Number
AT25020B-SSHL-B
Description
IC EEPROM 2KBIT 8SOIC
Manufacturer
Atmel
Datasheet

Specifications of AT25020B-SSHL-B

Format - Memory
EEPROMs - Serial
Memory Type
EEPROM
Memory Size
2K (256 x 8)
Speed
20MHz
Interface
SPI, 3-Wire Serial
Voltage - Supply
1.8 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-SOIC (3.9mm Width)
Density
2Kb
Interface Type
Serial (SPI)
Organization
256x8
Access Time (max)
80ns
Frequency (max)
20MHz
Write Protection
Yes
Data Retention
100Year
Operating Supply Voltage (typ)
2.5/3.3/5V
Package Type
SOIC
Operating Temp Range
-40C to 85C
Supply Current
10mA
Operating Supply Voltage (min)
1.8V
Operating Supply Voltage (max)
5.5V
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
8
Memory Configuration
256 X 8
Clock Frequency
20MHz
Supply Voltage Range
1.8V To 5.5V
Memory Case Style
SOIC
No. Of Pins
8
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
8707B–SEEPR–3/10
3.
Functional Description
The AT25010B/020B/040B is designed to interface directly with the synchronous serial peripheral interface (SPI) of
the 6805 and 68HC11 series of microcontrollers.
The AT25010B/020B/040B utilizes an 8-bit instruction register. The list of instructions and their operation codes
are contained in
high-to-low CS transition.
Table 3-1.
Note:
WRITE ENABLE (WREN): The device will power up in the write disable state when V
ming instructions must therefore be preceded by a Write Enable instruction. The WP pin must be held high during
a WREN instruction.
WRITE DISABLE (WRDI): To protect the device against inadvertent writes, the Write Disable instruction disables
all programming modes. The WRDI instruction is independent of the status of the WP pin.
READ STATUS REGISTER (RDSR): The Read Status Register instruction provides access to the status register.
The read/busy and write enable status of the device can be determined by the RDSR instruction. Similarly, the
block write protection bits indicate the extent of protection employed. These bits are set by using the WRSR
instruction.
Table 3-2.
Table 3-3.
Bit
Bit 0 (RDY)
Bit 1 (WEN)
Bit 2 (BP0)
Bit 3 (BP1)
Bits 4–7 are “0”s when device is not in an internal write cycle.
Bits 0–7 are “1”s during an internal write cycle.
Instruction Name
Bit 7
X
WRITE
WREN
WRSR
RDSR
READ
WRDI
“A” represents MSB address bit A8.
Bit 6
Instruction Set for the AT25010B/020B/040B
Status Register Format
Read Status Register Bit Definition
X
Figure
Definition
Bit 0 = “0” (RDY) indicates the device is ready.
Bit 0 = “1” indicates the write cycle is in progress.
Bit 1 = “0” indicates the device is not write enabled.
Bit 1 = “1” indicates the device is write enabled.
See
See
Instruction Format
3-1. All instructions, addresses, and data are transferred with the MSB first and start with a
Bit 5
Table
Table
X
0000 X110
0000 X100
0000 X101
0000 X001
0000 A011
0000 A010
3-4.
3-4.
Bit 4
X
Operation
Set Write Enable Latch
Reset Write Enable Latch
Read Status Register
Write Status Register
Read Data from Memory Array
Write Data to Memory Array
Bit 3
BP1
Bit 2
BP0
WEN
Bit 1
AT25010B/020B/040B
Bit 0
RDY
CC
is applied. All program-
7

Related parts for AT25020B-SSHL-B