24LCS22A-I/SN Microchip Technology, 24LCS22A-I/SN Datasheet - Page 4

no-image

24LCS22A-I/SN

Manufacturer Part Number
24LCS22A-I/SN
Description
IC EEPROM 2KBIT 400KHZ 8SOIC
Manufacturer
Microchip Technology
Datasheets

Specifications of 24LCS22A-I/SN

Memory Size
2K (256 x 8)
Package / Case
8-SOIC (3.9mm Width)
Operating Temperature
-40°C ~ 85°C
Format - Memory
EEPROMs - Serial
Memory Type
EEPROM
Speed
100kHz, 400kHz
Interface
I²C, 2-Wire Serial
Voltage - Supply
2.5 V ~ 5.5 V
Organization
256 K x 8
Interface Type
I2C
Maximum Clock Frequency
0.1 MHz
Access Time
3500 ns
Supply Voltage (max)
5.5 V
Supply Voltage (min)
2.5 V
Maximum Operating Current
3 mA
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Operating Supply Voltage
2.5 V, 5.5 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
24LCS22A-I/SNG
24LCS22A-I/SNG
24LCS22AI/SN

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
24LCS22A-I/SN
Manufacturer:
MICROCHIP
Quantity:
12 000
Part Number:
24LCS22A-I/SN
Manufacturer:
MIC
Quantity:
20 000
24LCS22A
2.0
The 24LCS22A is designed to comply to the DDC
Standard proposed by VESA (Figure 3-3) with the
exception that it is not Access.bus capable. It operates
in two modes, the Transmit-only mode (1K-bit) and the
Bidirectional mode (2K-bit). There is a separate 2-wire
protocol to support each mode, each having a separate
clock input but sharing a common data line (SDA). The
device enters the Transmit-only mode upon power-up.
In this mode, the device transmits data bits on the SDA
pin in response to a clock signal on the VCLK pin. The
device will remain in this mode until a valid high-to-low
transition is placed on the SCL input. When a valid
transition on SCL is recognized, the device will switch
into the Bidirectional mode and look for its control byte
to be sent by the master. If it detects its control byte, it
will stay in the Bidirectional mode. Otherwise, it will
revert to the Transmit-only mode after it sees 128
VCLK pulses.
2.1
The device will power up in the Transmit-only mode at
address 00H. This mode supports a unidirectional
2-wire protocol for continuous transmission of the first
1K-bit of the memory array. This device requires that it
FIGURE 2-1:
FIGURE 2-2:
DS21682B-page 4
FUNCTIONAL DESCRIPTION
Transmit-Only Mode
VCLK
VCLK
SDA
SCL
V
SCL
SDA
CC
TRANSMIT-ONLY MODE
DEVICE INITIALIZATION
T
High-impedance for 9 clock cycles
VAA
T
T
VHIGH
1
VPU
Bit 1 (LSB)
T
VLOW
2
T
VAA
Null Bit
8
be initialized prior to valid data being sent in the
Transmit-only mode (Section 2.2 “Initialization Pro-
cedure”). In this mode, data is transmitted on the SDA
pin in 8-bit bytes, with each byte followed by a ninth,
null bit (Figure 2-1). The clock source for the Transmit-
only mode is provided on the VCLK pin, and a data bit
is output on the rising edge on this pin. The eight bits in
each byte are transmitted Most Significant bit first.
Each byte within the memory array will be output in
sequence. After address 7Fh in the memory array is
transmitted, the internal address pointers will wrap
around to the first memory location (00h) and continue.
The Bidirectional mode clock (SCL) pin must be held
high for the device to remain in the Transmit-only
mode.
2.2
After V
Transmit-only mode. Nine clock cycles on the VCLK pin
must be given to the device for it to perform internal
sychronization. During this period, the SDA pin will be
in a high-impedance state. On the rising edge of the
tenth clock cycle, the device will output the first valid
data bit which will be the Most Significant bit in address
00h. (Figure 2-2).
9
CC
Initialization Procedure
Bit 1 (MSB)
has stabilized, the device will be in the
T
VAA
10
Bit 8
T
 2003 Microchip Technology Inc.
VAA
11
Bit 7
Bit 7

Related parts for 24LCS22A-I/SN