M25PX16-VMN6TP NUMONYX, M25PX16-VMN6TP Datasheet - Page 27

no-image

M25PX16-VMN6TP

Manufacturer Part Number
M25PX16-VMN6TP
Description
IC FLASH 16MBIT 75MHZ 8SOIC
Manufacturer
NUMONYX
Series
Forté™r
Datasheet

Specifications of M25PX16-VMN6TP

Format - Memory
FLASH
Memory Type
FLASH
Memory Size
16M (2M x 8)
Speed
75MHz
Interface
SPI, 3-Wire Serial
Voltage - Supply
2.3 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-SOIC (3.9mm Width)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
M25PX16-VMN6TPTR

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M25PX16-VMN6TP
Manufacturer:
MORNSUN
Quantity:
3 000
Part Number:
M25PX16-VMN6TP
Manufacturer:
ST
0
Part Number:
M25PX16-VMN6TP
Manufacturer:
MICRON/镁光
Quantity:
20 000
Part Number:
M25PX16-VMN6TPBA
Manufacturer:
ST
0
6.4.5
6.5
SRWD bit
The Status Register Write Disable (SRWD) bit is operated in conjunction with the Write
Protect (W/V
(W/V
Register Write Disable (SRWD) bit is set to ‘1’, and Write Protect (W/V
this mode, the non-volatile bits of the Status Register (SRWD, BP2, BP1, BP0) become
read-only bits and the Write Status Register (WRSR) instruction is no longer accepted for
execution.
Figure 11. Read Status Register (RDSR) instruction sequence and data-out
Write Status Register (WRSR)
The Write Status Register (WRSR) instruction allows new values to be written to the Status
Register. Before it can be accepted, a Write Enable (WREN) instruction must previously
have been executed. After the Write Enable (WREN) instruction has been decoded and
executed, the device sets the Write Enable Latch (WEL).
The Write Status Register (WRSR) instruction is entered by driving Chip Select (S) Low,
followed by the instruction code and the data byte on Serial Data input (DQ0).
The instruction sequence is shown in
The Write Status Register (WRSR) instruction has no effect on b6, b1 and b0 of the Status
Register. b6 is always read as ‘0’.
Chip Select (S) must be driven High after the eighth bit of the data byte has been latched in.
If not, the Write Status Register (WRSR) instruction is not executed. As soon as Chip Select
(S) is driven High, the self-timed Write Status Register cycle (whose duration is t
initiated. While the Write Status Register cycle is in progress, the Status Register may still
be read to check the value of the Write In Progress (WIP) bit. The Write In Progress (WIP)
bit is 1 during the self-timed Write Status Register cycle, and is 0 when it is completed.
When the cycle is completed, the Write Enable Latch (WEL) is reset.
The Write Status Register (WRSR) instruction allows the user to change the values of the
Block Protect (BP2, BP1, BP0) bits, to define the size of the area that is to be treated as
read-only, as defined in
the user to set and reset the Status Register Write Disable (SRWD) bit in accordance with
S
C
DQ0
DQ1
PP
) signal allow the device to be put in the hardware protected mode (when the Status
PP
sequence
0
High Impedance
) signal. The Status Register Write Disable (SRWD) bit and the Write Protect
1
2
Instruction
3
Table
4
5
3. The Write Status Register (WRSR) instruction also allows
6
7
MSB
7
8
Figure
6
Status Register Out
9 10 11 12 13 14 15
5
12.
4
3
2
1
0
MSB
7
6
Status Register Out
5
4
PP
3
) is driven Low). In
2
1
0
W
) is
7
AI13734
27/65

Related parts for M25PX16-VMN6TP