CY7C09379V-12AC Cypress Semiconductor Corp, CY7C09379V-12AC Datasheet
CY7C09379V-12AC
Specifications of CY7C09379V-12AC
Available stocks
Related parts for CY7C09379V-12AC
CY7C09379V-12AC Summary of contents
Page 1
... For the most recent information, visit the Cypress web site at www.cypress.com Cypress Semiconductor Corporation Document #: 38-06056 Rev. ** 3.3V 16K/32K/64K x 16/18 Synchronous Dual-Port Static RAM • High-speed clock to data access 6.5 (max.) • 3.3V low operating power — Active = 115 mA (typical) — ...
Page 2
... This will read/write one word from/into each successive address location until CNTEN is deasserted. The counter can address the entire memory array and will loop back to the start. Counter Reset (CNTRST) is used to reset the burst counter. ...
Page 3
... Typical Standby Current for I (mA) (Both SB1 Ports TTL Level) Typical Standby Current 10 A for (Both Ports SB3 CMOS Level) Notes: 10. This pin is NC for CY7C09369V. 11. This pin is NC for CY7C09369V and CY7C09379V. Document #: 38-06056 Rev. ** 100-Pin TQFP (Top View CY7C09389V (64K x 18) ...
Page 4
... Output Enable Input. This signal must be asserted LOW to enable the I/O data pins during read L R operations. R/W R/W Read/Write Enable Input. This signal is asserted LOW to write to the dual port memory array For read operations, assert this pin HIGH. FT/PIPE FT/PIPE Flow-Through/Pipelined Select Input ...
Page 5
Electrical Characteristics Over the Operating Range Parameter Description V Output HIGH Voltage ( –4.0 mA Output LOW Voltage ( +4.0 mA Input HIGH Voltage IH V Input LOW Voltage IL ...
Page 6
AC Test Loads 3. 590 OUTPUT 435 (a) Normal Load (Load 1) AC Test Loads (Applicable to -6 and -7 only OUTPUT C V (a) ...
Page 7
Switching Characteristics Over the Operating Range Parameter Description f f Flow-Through MAX1 Max f f Pipelined MAX2 Max t Clock Cycle Time - Flow-Through CYC1 t Clock Cycle Time - Pipelined CYC2 t Clock HIGH Time - Flow-Through CH1 t ...
Page 8
Switching Waveforms Read Cycle for Flow-Through Output (FT/PIPE = V t CH1 CLK R ADDRESS DATA OUT t CKLZ OE Read Cycle ...
Page 9
Switching Waveforms (continued Bank Select Pipelined Read t CYC2 t t CH2 CLK ADDRESS A (B1 0(B1) DATA OUT(B1 ADDRESS ...
Page 10
... DATA OUT OE Notes: 26. Output state (High, LOW, or high impedance) is determined by the previous cycle control signals. 27. CE and ADS = CNTEN, and CNTRST = 28. During “No Operation”, data in memory at the selected address may be corrupted and should be rewritten to ensure data integrity. Document #: 38-06056 Rev ...
Page 11
Switching Waveforms (continued) Flow-Through Read-to-Write-to-Read ( CYC1 t t CH1 CL1 CLK R ADDRESS DATA IN t CD1 DATA ...
Page 12
Switching Waveforms (continued) Pipelined Read with Address Counter Advance t CYC2 t t CH2 CL2 CLK ADDRESS SAD HAD ADS CNTEN t t SCN HCN DATA OUT Q x-1 READ EXTERNAL ADDRESS ...
Page 13
Switching Waveforms (continued) Write with Address Counter Advance (Flow-Through or Pipelined Outputs) t CYC2 t t CH2 CL2 CLK ADDRESS n INTERNAL A n ADDRESS t t SAD HAD ADS CNTEN t t SCN HCN ...
Page 14
Switching Waveforms (continued) Counter Reset (Pipelined Outputs) t CYC2 t t CH2 CL2 CLK ADDRESS INTERNAL A X ADDRESS SAD HAD ADS t t SCN HCN CNTEN t t SRST HRST CNTRST t SD DATA ...
Page 15
Read/Write and Enable Operation Inputs OE CLK Address Counter Control Operation Previous Address Address CLK ADS ...
Page 16
... Ordering Code [1, 2] 6.5 CY7C09379V-6AC [2] 7.5 CY7C09379V-7AC 9 CY7C09379V-9AC CY7C09379V-9AI 12 CY7C09379V-12AC Document #: 38-06056 Rev. ** Package Name Package Type A100 100-Pin Thin Quad Flat Pack A100 100-Pin Thin Quad Flat Pack A100 100-Pin Thin Quad Flat Pack A100 100-Pin Thin Quad Flat Pack ...
Page 17
Synchronous Dual-Port SRAM Speed (ns) Ordering Code [1, 2] 6.5 CY7C09389V-6AC [2] 7.5 CY7C09389V-7AC 9 CY7C09389V-9AC CY7C09389V-9AI 12 CY7C09389V-12AC Document #: 38-06056 Rev. ** Package Name Package Type A100 100-Pin Thin Quad Flat Pack A100 100-Pin Thin ...
Page 18
... Document #: 38-06056 Rev. ** © Cypress Semiconductor Corporation, 2001. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user ...
Page 19
Document Title: CY7C09269V/79V/89V CY7C09369V/79V/89V 3.3V 16K/32K/64K X 16/18 Synchronous Dual Port Static RAM Document Number: 38-06056 Issue REV. ECN NO. Date ** 110215 12/18/01 Document #: 38-06056 Rev. ** Orig. of Change SZV Change from Spec number: 38-00668 to 38-06056 ...