M95640-WMN6P STMicroelectronics, M95640-WMN6P Datasheet - Page 10

IC EEPROM 64KBIT 10MHZ 8SOIC

M95640-WMN6P

Manufacturer Part Number
M95640-WMN6P
Description
IC EEPROM 64KBIT 10MHZ 8SOIC
Manufacturer
STMicroelectronics
Datasheets

Specifications of M95640-WMN6P

Format - Memory
EEPROMs - Serial
Memory Type
EEPROM
Memory Size
64K (8K x 8)
Speed
10MHz
Interface
SPI, 3-Wire Serial
Voltage - Supply
2.5 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-SOIC (3.9mm Width)
Organization
8 K x 8
Interface Type
SPI
Maximum Clock Frequency
10 MHz
Access Time
40 ns
Supply Voltage (max)
5.5 V
Supply Voltage (min)
2.5 V
Maximum Operating Current
4 mA
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Operating Supply Voltage
3.3 V, 5 V
Memory Configuration
8192 X 8
Clock Frequency
10MHz
Supply Voltage Range
2.5V To 5.5V
Memory Case Style
SOIC
No. Of Pins
8
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
497-8615-5
M95640-WMN6P

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M95640-WMN6P
Manufacturer:
STMicroelectronics
Quantity:
1 855
Part Number:
M95640-WMN6P
Manufacturer:
STM
Quantity:
5 786
Part Number:
M95640-WMN6P
Manufacturer:
ST
Quantity:
20 000
Part Number:
M95640-WMN6P/Q
Manufacturer:
ST
0
M95640, M95320
Figure 6. Hold Condition Activation
Status Register
Figure 7.
in the control logic of the device. The Status Reg-
ister contains a number of status and control bits
that can be read or set (as appropriate) by specific
instructions.
WIP bit. The Write In Progress (WIP) bit indicates
whether the memory is busy with a Write or Write
Status Register cycle.
WEL bit. The Write Enable Latch (WEL) bit indi-
cates the status of the internal Write Enable Latch.
BP1, BP0 bits. The Block Protect (BP1, BP0) bits
are non-volatile. They define the size of the area to
be software protected against Write instructions.
SRWD bit. The Status Register Write Disable
(SRWD) bit is operated in conjunction with the
Write Protect (W) signal. The Status Register
Write Disable (SRWD) bit and Write Protect (W)
signal allow the device to be put in the Hardware
Protected mode. In this mode, the non-volatile bits
of the Status Register (SRWD, BP1, BP0) become
read-only bits.
Table 4. Status Register Format
10/42
Status Register Write Protect
SRWD
b7
HOLD
shows the position of the Status Register
0
C
0
Block Protect Bits
Write Enable Latch Bit
0
BP1
Write In Progress Bit
BP0
WEL
Condition
Hold
WIP
b0
Data Protection and Protocol Control
Non-volatile memory devices can be used in envi-
ronments that are particularly noisy, and within ap-
plications that could experience problems if
memory bytes are corrupted. Consequently, the
device features the following data protection
mechanisms:
For any instruction to be accepted, and executed,
Chip Select (S) must be driven High after the rising
edge of Serial Clock (C) for the last bit of the in-
struction, and before the next rising edge of Serial
Clock (C).
Two points need to be noted in the previous sen-
tence:
Write and Write Status Register instructions
are checked that they consist of a number of
clock pulses that is a multiple of eight, before
they are accepted for execution.
All instructions that modify data must be
preceded by a Write Enable (WREN)
instruction to set the Write Enable Latch
(WEL) bit. This bit is returned to its reset state
by the following events:
The Block Protect (BP1, BP0) bits allow part of
the memory to be configured as read-only.
This is the Software Protected Mode (SPM).
The Write Protect (W) signal allows the Block
Protect (BP1, BP0) bits to be protected. This is
the Hardware Protected Mode (HPM).
Power-up
Write Disable (WRDI) instruction
completion
Write Status Register (WRSR) instruction
completion
Write (WRITE) instruction completion
Condition
Hold
AI02029D

Related parts for M95640-WMN6P