M95M01-RMN6P STMicroelectronics, M95M01-RMN6P Datasheet - Page 14

IC EEPROM 1MBIT 5MHZ 8SOIC

M95M01-RMN6P

Manufacturer Part Number
M95M01-RMN6P
Description
IC EEPROM 1MBIT 5MHZ 8SOIC
Manufacturer
STMicroelectronics
Datasheet

Specifications of M95M01-RMN6P

Format - Memory
EEPROMs - Serial
Memory Type
EEPROM
Memory Size
1M (128K x 8)
Speed
5MHz
Interface
SPI, 3-Wire Serial
Voltage - Supply
1.8 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-SOIC (3.9mm Width)
Density
1Mb
Interface Type
Serial (SPI)
Organization
128Kx8
Access Time (max)
80ns
Frequency (max)
5MHz
Write Protection
Yes
Data Retention
40Year
Operating Supply Voltage (typ)
2.5/3.3/5V
Package Type
SOIC N
Operating Temp Range
-40C to 85C
Supply Current
5mA
Operating Supply Voltage (min)
1.8V
Operating Supply Voltage (max)
5.5V
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
8
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
497-8616-5
M95M01-RMN6P

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M95M01-RMN6P
Manufacturer:
ST
Quantity:
2 100
Part Number:
M95M01-RMN6P
Manufacturer:
STM
Quantity:
32
Part Number:
M95M01-RMN6P
Manufacturer:
STM
Quantity:
2
Operating features
4.4
4.5
14/41
Status Register
Figure 7
Status Register contains a number of status and control bits that can be read or set (as
appropriate) by specific instructions. See
detailed description of the Status Register bits
Data protection and protocol control
Non-volatile memory devices can be used in environments that are particularly noisy, and
within applications that could experience problems if memory bytes are corrupted.
Consequently, the device features the following data protection mechanisms:
For any instruction to be accepted, and executed, Chip Select (S) must be driven high after
the rising edge of Serial Clock (C) for the last bit of the instruction, and before the next rising
edge of Serial Clock (C).
Two points need to be noted in the previous sentence:
Table 2.
Write and Write Status Register instructions are checked that they consist of a number
of clock pulses that is a multiple of eight, before they are accepted for execution.
All instructions that modify data must be preceded by a Write Enable (WREN)
instruction to set the Write Enable Latch (WEL) bit. This bit is returned to its reset state
by the following events:
The Block Protect (BP1, BP0) bits in the Status Register allow part of the memory to be
configured as read-only.
The Write Protect (W) signal allows the Block Protect (BP1, BP0) bits of the Status
Register to be protected.
The ‘last bit of the instruction’ can be the eighth bit of the instruction code, or the eighth
bit of a data byte, depending on the instruction (except for Read Status Register
(RDSR) and Read (READ) instructions).
The ‘next rising edge of Serial Clock (C)’ might (or might not) be the next bus
transaction for some other device on the SPI bus.
shows the position of the Status Register in the control logic of the device. The
BP1
Power-up
Write Disable (WRDI) instruction completion
Write Status Register (WRSR) instruction completion
Write (WRITE) instruction completion
0
0
1
1
Status Register bits
Write-protected block size
Doc ID 13264 Rev 7
BP0
0
1
0
1
Section 6.3: Read Status Register (RDSR)
Protected block
Whole memory
Upper quarter
Upper half
none
M95M01-R, M95M01-W
1 8000h - 1 FFFFh
1 0000h - 1 FFFFh
0 0000h - 1 FFFFh
Array addresses
protected
none
for a

Related parts for M95M01-RMN6P