M95M01-RMN6P STMicroelectronics, M95M01-RMN6P Datasheet - Page 26

IC EEPROM 1MBIT 5MHZ 8SOIC

M95M01-RMN6P

Manufacturer Part Number
M95M01-RMN6P
Description
IC EEPROM 1MBIT 5MHZ 8SOIC
Manufacturer
STMicroelectronics
Datasheet

Specifications of M95M01-RMN6P

Format - Memory
EEPROMs - Serial
Memory Type
EEPROM
Memory Size
1M (128K x 8)
Speed
5MHz
Interface
SPI, 3-Wire Serial
Voltage - Supply
1.8 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-SOIC (3.9mm Width)
Density
1Mb
Interface Type
Serial (SPI)
Organization
128Kx8
Access Time (max)
80ns
Frequency (max)
5MHz
Write Protection
Yes
Data Retention
40Year
Operating Supply Voltage (typ)
2.5/3.3/5V
Package Type
SOIC N
Operating Temp Range
-40C to 85C
Supply Current
5mA
Operating Supply Voltage (min)
1.8V
Operating Supply Voltage (max)
5.5V
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
8
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
497-8616-5
M95M01-RMN6P

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M95M01-RMN6P
Manufacturer:
ST
Quantity:
2 100
Part Number:
M95M01-RMN6P
Manufacturer:
STM
Quantity:
32
Part Number:
M95M01-RMN6P
Manufacturer:
STM
Quantity:
2
ECC (error correction code) and write cycling
7
8
8.1
8.2
26/41
ECC (error correction code) and write cycling
The M95M01-R and M95M01-W devices offer an ECC (error correction code) logic which
compares each 4-byte word with its associated 6 EEPROM bits of ECC. As a result, if a
single bit out of 4 bytes of data happens to be erroneous during a read operation, the ECC
detects it and replaces it by the correct value. The read reliability is therefore much improved
by the use of this feature.
Note however that even if a single byte has to be written, 4 bytes are internally modified
(plus the ECC bits), that is, the addressed byte is cycled together with the other three bytes
making up the word. It is therefore recommended to write by words of 4 bytes in order to
benefit from the larger amount of Write cycles.
The M95M01-R and M95M01-W devices are qualified at 1 million (1 000 000) write cycles,
using a cycling routine that writes to the device by multiples of 4-byte packets.
Power-up and delivery state
Power-up state
After power-up, the device is in the following state:
The SRWD, BP1 and BP0 bits of the Status Register are unchanged from the previous
power-down (they are non-volatile bits).
Initial delivery state
The device is delivered with the memory array set at all 1s (FFh). The Status Register Write
Disable (SRWD) and Block Protect (BP1 and BP0) bits are initialized to 0.
Standby Power mode
Deselected (after power-up, a falling edge is required on Chip Select (S) before any
instructions can be started).
Not in the Hold condition
Write Enable Latch (WEL) is reset to 0
Write In Progress (WIP) is reset to 0
Doc ID 13264 Rev 7
M95M01-R, M95M01-W

Related parts for M95M01-RMN6P