M25PE10-VMP6TG NUMONYX, M25PE10-VMP6TG Datasheet - Page 10

no-image

M25PE10-VMP6TG

Manufacturer Part Number
M25PE10-VMP6TG
Description
IC FLASH 1MBIT 75MHZ 8VFQFPN
Manufacturer
NUMONYX
Series
Forté™r
Datasheet

Specifications of M25PE10-VMP6TG

Format - Memory
FLASH
Memory Type
FLASH
Memory Size
1M (128K x 8)
Speed
75MHz
Interface
SPI, 3-Wire Serial
Voltage - Supply
2.7 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-VFQFN, 8-VFQFPN
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
M25PE10-VMP6TGCT

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M25PE10-VMP6TG
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
M25PE10-VMP6TG
Manufacturer:
ST
0
SPI modes
3
10/64
SPI modes
These devices can be driven by a microcontroller with its SPI peripheral running in either of
the two following modes:
For these two modes, input data is latched in on the rising edge of Serial Clock (C), and
output data is available from the falling edge of Serial Clock (C).
The difference between the two modes, as shown in
bus master is in Standby mode and not transferring data:
Figure 4.
1. The Write Protect or Top Sector Lock (W or TSL) signal should be driven, High or Low as appropriate.
Figure 4
device is selected at a time, so only one device drives the Serial Data output (Q) line at a
time, the other devices are high impedance. Resistors R (represented in
that the M25PE20 or M25PE10 is not selected if the Bus Master leaves the S line in the high
impedance state. As the Bus Master may enter a state where all inputs/outputs are in high
impedance at the same time (for example, when the Bus Master is reset), the clock line (C)
must be connected to an external pull-down resistor so that, when all inputs/outputs become
high impedance, the S line is pulled High while the C line is pulled Low (thus ensuring that S
and C do not become High at the same time, and so, that the t
The typical value of R is 100 kΩ , assuming that the time constant R*C
capacitance of the bus line) is shorter than the time during which the Bus Master leaves the
SPI bus in high impedance.
SPI interface with
(CPOL, CPHA) =
CS3
(0, 0) or (1, 1)
SPI Bus Master
CPOL=0, CPHA=0
CPOL=1, CPHA=1
C remains at 0 for (CPOL=0, CPHA=0)
C remains at 1 for (CPOL=1, CPHA=1)
shows an example of three devices connected to an MCU, on an SPI bus. Only one
CS2 CS1
Bus master and memory devices on the SPI bus
SDO
SDI
SCK
R
R
C Q D
S
SPI memory
device
W
or
TSL
V
CC
Reset
V
R
SS
C Q D
S
Figure
SPI memory
device
W
or
TSL
5, is the clock polarity when the
V
CC
SHCH
Reset
V
R
SS
requirement is met).
p
M25PE20, M25PE10
(C
C Q D
Figure
S
p
SPI memory
= parasitic
device
4) ensure
W
or
TSL
V
CC
Reset
AI13558b
V
V
V
SS
CC
SS

Related parts for M25PE10-VMP6TG