DS3050W-100# Maxim Integrated Products, DS3050W-100# Datasheet - Page 14

IC NVSRAM 4MBIT 100NS 256BGA

DS3050W-100#

Manufacturer Part Number
DS3050W-100#
Description
IC NVSRAM 4MBIT 100NS 256BGA
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of DS3050W-100#

Format - Memory
RAM
Memory Type
NVSRAM (Non-Volatile SRAM)
Memory Size
4M (512K x 8)
Speed
100ns
Interface
Parallel
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
256-BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
DS3050W-100#DS3050W-100
Manufacturer:
DALLAS
Quantity:
28
Company:
Part Number:
DS3050W-100#DS3050W-100
Quantity:
7
Company:
Part Number:
DS3050W-100#
Manufacturer:
Maxim Integrated
Quantity:
10 000
When the RTC register values match alarm register set-
tings, the alarm flag (AF) is set to a 1. If AE is also a 1,
the alarm condition activates the IRQ/FT output. When
CS is active, the IRQ/FT signal can be cleared by hold-
ing the FLAGS register address stable for t
ing either OE or WE active (see Figure 1). The flag does
not change state until the end of the read/write cycle
and after the IRQ/FT signal has deasserted. To avoid
inadvertently clearing the IRQ/FT signal while preparing
for subsequent write/read cycles at other register
addresses, assure that t
address (see Figure 2).
3.3V Single-Piece 4Mb Nonvolatile SRAM
with Clock
Table 3. Alarm Mask Bits
Figure 1. Clearing Active IRQ Waveforms
14
AM4
____________________________________________________________________
1
1
1
1
0
WE OR OE
A0–A3
IRQ/FT
CE
CS
AM3
1
1
1
0
0
AW
is met for that subsequent
AM2
1
1
0
0
0
RC
and forc-
AM1
1
0
0
0
0
Once per second
When seconds match
When minutes and seconds match
When hours, minutes, and seconds match
When date, hours, minutes, and seconds match
ADDRESS 0h
t
RC
MAX
The IRQ/FT output can also be activated during battery
backup mode. The IRQ/FT goes low if an alarm occurs
and both AE and ABE are set to 1. The AE and ABE
bits are reset to 0 during the power-up transition, but an
alarm generated during power-up will set AF to a 1.
Therefore, the AF bit can be read after system power-
up to determine if an alarm was generated during the
power-up sequence. Figure 3 illustrates alarm timing
during battery backup mode and power-up states.
ALARM RATE
HIGH IMPEDANCE

Related parts for DS3050W-100#