CRD8900A-1 Cirrus Logic Inc, CRD8900A-1 Datasheet - Page 59

no-image

CRD8900A-1

Manufacturer Part Number
CRD8900A-1
Description
KIT EVAL FOR CS8900A
Manufacturer
Cirrus Logic Inc
Series
CrystalLAN™r
Datasheet

Specifications of CRD8900A-1

Main Purpose
Interface, Ethernet
Utilized Ic / Part
CS8900A
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Secondary Attributes
-
Embedded
-
Primary Attributes
-
Other names
598-1163
DS271F5
Force
Onecoll
InhibitCRC
TxPadDis
After reset, if no EEPROM is found by the CS8900A, then the register has the following initial state. If an EEPROM
is found, then the register's initial value may be set by the EEPROM. See Section 3.3 on page 19.
Register value is: 0000 0000 0000 1001
Notes: The CS8900A does not transmit a frame if TxLength < 3
4.4.12 Register B: Buffer Configuration
(BufCFG, Read/Write, Address: PacketPage base + 010Ah)
Each bit in BufCFG is an interrupt enable. When set, the interrupt described below is enabled. When clear, there is
no interrupt.
001011
SWint-X
RxDMAiE
Rdy4TxiE
TxUnderruniE
CS8900A
Crystal LAN™ Ethernet Controller
RxDMAiE
RxDestiE
7
F
SWint-X
mit buffer are deleted. If a previous packet has started transmission, that packet is terminated
within 64 bit times with a bad CRC.
CS8900A allows up to 16 normal collisions before terminating the transmission.
is set, then the CS8900A pads to 60 bytes. If the host gives a transmit length less than 60 bytes
and InhibitCRC is clear, then the CS8900A pads to 60 bytes and appends the CRC.
When TxPadDis is set, the CS8900A allows the transmission of runt frames (a frame less than
64 bytes). If InhibitCRC is clear, the CS8900A appends the CRC. If InhibitCRC is set, the
CS8900A does not append the CRC
figuration Register.
terrupt, and sets the SWint (Register C, BufEvent, Bit 6) bit. The CS8900A acts upon this com-
mand at once. SWint-X is an Act-Once bit. To generate another interrupt, rewrite a "1" to this bit.
this interrupt, the RxDMAFrame bit (Register C, BufEvent, Bit 7) is set.
transmission. (See Section 5.6 on page 99 for a description of the transmit bid process.)
frame (called a transmit underrun). When this happens, event bit TXUnderrun (Register C,
BufEvent, Bit 9) is set and the CS8900A makes no further attempts to transmit that frame. If the
Bit 7 Bit 6
When set in conjunction with a new transmit command, any transmit frames waiting in the trans-
When this bit is set, any transmission will be terminated after only one collision. When clear, the
When set, the CRC is not appended to the transmission.
When TxPadDis is clear, if the host gives a transmit length less than 60 bytes and InhibitCRC
These bits provide an internal address used by the CS8900A to identify this as the Buffer Con-
When set, there is an interrupt requested by the host software. The CS8900A provides the in-
When set, there is an interrupt when a frame has been received and DMA is complete. With
When set, there is an interrupt when the CS8900A is ready to accept a frame from the host for
When set, there is an interrupt if the CS8900A runs out of data before it reaches the end of the
E
6
0
0
1
1
1
0
1
0
Miss OvfloiE
Start transmission after the entire frame is in the CS8900A
Start transmission after 5 bytes are in the CS8900A
Start transmission after 381 bytes are in the CS8900A
Start transmission after 1021 bytes are in the CS8900A
D
5
CIRRUS LOGIC PRODUCT DATASHEET
TxCol OvfloiE
C
4
Rx128iE
B
3
001011
RxMissiE
A
2
TxUnder runtiE
1
9
Rdy4TxiE
0
8
59

Related parts for CRD8900A-1