PIC24HJ12GP201-I/P Microchip Technology, PIC24HJ12GP201-I/P Datasheet - Page 229

IC PIC MCU FLASH 4KX24 18DIP

PIC24HJ12GP201-I/P

Manufacturer Part Number
PIC24HJ12GP201-I/P
Description
IC PIC MCU FLASH 4KX24 18DIP
Manufacturer
Microchip Technology
Series
PIC® 24Hr

Specifications of PIC24HJ12GP201-I/P

Program Memory Type
FLASH
Program Memory Size
12KB (4K x 24)
Package / Case
18-DIP (0.300", 7.62mm)
Core Processor
PIC
Core Size
16-Bit
Speed
40 MIPs
Connectivity
I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
13
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 6x10b/12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Processor Series
PIC24HJ
Core
PIC
Data Bus Width
16 bit
Data Ram Size
1 KB
Interface Type
I2C/SPI/UART
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
13
Number Of Timers
3
Maximum Operating Temperature
+ 85 C
Mounting Style
Through Hole
3rd Party Development Tools
52713-733, 52714-737, 53276-922, EWDSPIC
Development Tools By Supplier
PG164130, DV164035, DV244005, DV164005, PG164120
Minimum Operating Temperature
- 40 C
On-chip Adc
6-ch x 10-bit or 6-ch x 12-bit
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
AC164337 - MODULE SOCKET FOR PM3 40DIP
Eeprom Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Reset
Reset Sequence ................................................................. 49
Resets ................................................................................. 43
S
Serial Peripheral Interface (SPI) ....................................... 125
Setup for Continuous Output Pulse Generation................ 119
Setup for Single Output Pulse Generation ........................ 119
Software Simulator (MPLAB SIM)..................................... 180
Software Stack Pointer, Frame Pointer
Special Features of the CPU ............................................ 163
Special MCU Features ........................................................ 11
SPI
SPI Module
Symbols Used in Opcode Descriptions............................. 172
System Control
© 2007 Microchip Technology Inc.
I2CxMSK (I2Cx Slave Mode Address Mask) ............ 141
I2CxSTAT (I2Cx Status) ........................................... 139
ICxCON (Input Capture x Control) ............................ 118
IEC0 (Interrupt Enable Control 0) ............................... 62
IEC1 (Interrupt Enable Control 0) ............................... 64
IEC4 (Interrupt Enable Control 0) ............................... 65
IFS0 (Interrupt Flag Status 0) ..................................... 58
IFS1 (Interrupt Flag Status 1) ..................................... 60
IFS4 (Interrupt Flag Status 4) ..................................... 61
INTCON1 (Interrupt Control 1).................................... 56
INTCON2 (Interrupt Control 2).................................... 57
INTTREG Interrupt Control and Status Register......... 74
IPC0 (Interrupt Priority Control 0) ............................... 66
IPC1 (Interrupt Priority Control 1) ............................... 67
IPC16 (Interrupt Priority Control 16) ........................... 73
IPC2 (Interrupt Priority Control 2) ............................... 68
IPC3 (Interrupt Priority Control 3) ............................... 69
IPC4 (Interrupt Priority Control 4) ............................... 70
IPC5 (Interrupt Priority Control 5) ............................... 71
IPC7 (Interrupt Priority Control 7) ............................... 72
NVMCON (Flash Memory Control) ............................. 39
NVMKEY (Nonvolatile Memory Key) .......................... 40
OCxCON (Output Compare x Control) ..................... 123
OSCCON (Oscillator Control) ..................................... 80
OSCTUN (FRC Oscillator Tuning) .............................. 84
PLLFBD (PLL Feedback Divisor)................................ 83
RCON (Reset Control) ................................................ 44
SPIxCON1 (SPIx Control 1)...................................... 130
SPIxCON2 (SPIx Control 2)...................................... 132
SPIxSTAT (SPIx Status and Control) ....................... 129
SR (CPU Status)................................................... 14, 54
T1CON (Timer1 Control)........................................... 110
T2CON Control ......................................................... 114
T3CON Control ......................................................... 115
UxMODE (UARTx Mode).......................................... 146
UxSTA (UARTx Status and Control)......................... 148
Clock Source Selection............................................... 46
Special Function Register Reset States ..................... 47
Times .......................................................................... 46
CALL Stack Frame...................................................... 31
Master, Frame Master Connection ........................... 127
Master/Slave Connection.......................................... 127
Slave, Frame Master Connection ............................. 128
Slave, Frame Slave Connection ............................... 128
SPI1 Register Map...................................................... 25
Register Map............................................................... 29
Preliminary
PIC24HJ12GP201/202
T
Temperature and Voltage Specifications
Timer1 .............................................................................. 109
Timer2/3 ........................................................................... 111
Timing Characteristics
Timing Diagrams
Timing Requirements
Timing Specifications
U
UART
UART Module
Universal Asynchronous Receiver Transmitter (UART) ... 143
AC............................................................................. 192
CLKO and I/O ........................................................... 195
10-bit A/D Conversion .............................................. 215
10-bit A/D Conversion (CHPS = 01, SIMSAM = 0,
12-bit A/D Conversion (ASAM = 0, SSRC = 000)..... 214
External Clock .......................................................... 193
I2Cx Bus Data (Master Mode) .................................. 207
I2Cx Bus Data (Slave Mode) .................................... 209
I2Cx Bus Start/Stop Bits (Master Mode)................... 207
I2Cx Bus Start/Stop Bits (Slave Mode)..................... 209
Input Capture (CAPx) ............................................... 200
OC/PWM .................................................................. 201
Output Compare (OCx) ............................................ 200
Reset, Watchdog Timer, Oscillator Start-up
SPIx Master Mode (CKE = 0) ................................... 202
SPIx Master Mode (CKE = 1) ................................... 203
SPIx Slave Mode (CKE = 0) ..................................... 204
SPIx Slave Mode (CKE = 1) ..................................... 205
Timer1, 2 and 3 External Clock ................................ 198
CLKO and I/O ........................................................... 195
DCI AC-Link Mode.................................................... 211
DCI Multi-Channel, I
External Clock .......................................................... 193
Input Capture............................................................ 200
10-bit A/D Conversion Requirements ....................... 216
12-bit A/D Conversion Requirements ....................... 214
I2Cx Bus Data Requirements (Master Mode)........... 208
I2Cx Bus Data Requirements (Slave Mode)............. 210
Output Compare Requirements................................ 200
PLL Clock ................................................................. 194
Reset, Watchdog Timer, Oscillator Start-up Timer,
Simple OC/PWM Mode Requirements ..................... 201
SPIx Master Mode (CKE = 0) Requirements............ 202
SPIx Master Mode (CKE = 1) Requirements............ 203
SPIx Slave Mode (CKE = 0) Requirements.............. 204
SPIx Slave Mode (CKE = 1) Requirements.............. 206
Timer1 External Clock Requirements ....................... 198
Timer2 External Clock Requirements ....................... 199
Timer3 External Clock Requirements ....................... 199
Baud Rate Generator (BRG) .................................... 144
Break and Sync Transmit Sequence ........................ 145
Flow Control Using UxCTS and UxRTS Pins ........... 145
Receiving in 8-bit or 9-bit Data Mode ....................... 145
Transmitting in 8-bit Data Mode ............................... 145
Transmitting in 9-bit Data Mode ............................... 145
UART1 Register Map ................................................. 25
ASAM = 0, SSRC = 000) .................................. 215
Timer and Power-up Timer............................... 196
Power-up Timer and Brown-out Reset
Requirements ................................................... 197
2
S Modes ................................. 211
DS70282B-page 227

Related parts for PIC24HJ12GP201-I/P