DSPIC30F2012-20I/ML Microchip Technology, DSPIC30F2012-20I/ML Datasheet - Page 201

IC DSPIC MCU/DSP 12K 28QFN

DSPIC30F2012-20I/ML

Manufacturer Part Number
DSPIC30F2012-20I/ML
Description
IC DSPIC MCU/DSP 12K 28QFN
Manufacturer
Microchip Technology
Series
dsPIC™ 30Fr

Specifications of DSPIC30F2012-20I/ML

Core Processor
dsPIC
Core Size
16-Bit
Speed
20 MIPS
Connectivity
I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
20
Program Memory Size
12KB (4K x 24)
Program Memory Type
FLASH
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 5.5 V
Data Converters
A/D 10x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
28-VQFN Exposed Pad, 28-HVQFN, 28-SQFN, 28-DHVQFN
Core Frequency
40MHz
Embedded Interface Type
I2C, SPI, UART
No. Of I/o's
20
Flash Memory Size
12KB
Supply Voltage Range
2.5V To 5.5V
Operating Temperature Range
-40°C To +85°C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
DSPIC30F201220IML

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DSPIC30F2012-20I/ML
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Timing Diagrams
Timing Diagrams and Specifications
Timing Diagrams.See Timing Characteristics
Timing Requirements
Timing Specifications
Trap Vectors ....................................................................... 67
© 2005 Microchip Technology Inc.
Type A, B and C Timer External Clock ..................... 165
Watchdog Timer........................................................ 163
PWM Output ............................................................... 87
Time-out Sequence on Power-up
Time-out Sequence on Power-up
Time-out Sequence on Power-up
DC Characteristics - Internal RC Accuracy............... 159
A/D Conversion
Bandgap Start-up Time............................................. 165
Brown-out Reset ....................................................... 164
CAN Module I/O........................................................ 182
CLKOUT and I/O....................................................... 162
DCI Module
External Clock........................................................... 158
I
I
Input Capture ............................................................ 168
Oscillator Start-up Timer ........................................... 164
Output Compare Module........................................... 168
Power-up Timer ........................................................ 164
Reset......................................................................... 164
Simple OC/PWM Mode............................................. 169
SPI Module
Type A Timer External Clock .................................... 166
Type B Timer External Clock .................................... 167
Type C Timer External Clock .................................... 167
Watchdog Timer........................................................ 164
PLL Clock.................................................................. 159
2
2
C Bus Data (Master Mode)..................................... 179
C Bus Data (Slave Mode)....................................... 181
(MCLR Not Tied to V
(MCLR Not Tied to V
(MCLR Tied to V
Low-speed ........................................................ 186
AC-Link Mode ................................................... 172
Multichannel, I
Master Mode (CKE = 0) .................................... 173
Master Mode (CKE = 1) .................................... 174
Slave Mode (CKE = 0) ...................................... 175
Slave Mode (CKE = 1) ...................................... 177
2
S Modes ................................... 171
DD
).......................................... 124
DD
DD
), Case 1...................... 124
), Case 2...................... 124
dsPIC30F2011/2012/3012/3013
Preliminary
U
UART Module
UART Operation
Unit ID Locations .............................................................. 117
Universal Asynchronous Receiver Transmitter
W
Wake-up from Sleep ......................................................... 117
Wake-up from Sleep and Idle ............................................. 68
Watchdog Timer
Watchdog Timer (WDT)............................................ 117, 127
WWW Address ................................................................. 201
WWW, On-Line Support ....................................................... 7
Address Detect Mode ............................................... 105
Auto Baud Support ................................................... 106
Baud Rate Generator ............................................... 105
Enabling and Setting Up........................................... 103
Framing Error (FERR) .............................................. 105
Idle Status................................................................. 105
Loopback Mode ........................................................ 105
Operation During CPU Sleep and Idle Modes.......... 106
Overview................................................................... 101
Parity Error (PERR) .................................................. 105
Receive Break .......................................................... 105
Receive Buffer (UxRXB)........................................... 104
Receive Buffer Overrun Error (OERR Bit) ................ 104
Receive Interrupt ...................................................... 104
Receiving Data ......................................................... 104
Receiving in 8-bit or 9-bit Data Mode ....................... 104
Reception Error Handling ......................................... 104
Transmit Break ......................................................... 104
Transmit Buffer (UxTXB) .......................................... 103
Transmit Interrupt ..................................................... 104
Transmitting Data ..................................................... 103
Transmitting in 8-bit Data Mode ............................... 103
Transmitting in 9-bit Data Mode ............................... 103
UART1 Register Map ............................................... 107
UART2 Register Map ............................................... 107
Idle Mode.................................................................. 106
Sleep Mode .............................................................. 106
(UART) Module......................................................... 101
Timing Characteristics .............................................. 163
Timing Requirements ............................................... 164
Enabling and Disabling............................................. 127
Operation.................................................................. 127
DS70139C-page 199

Related parts for DSPIC30F2012-20I/ML